2 * wm8996.c - WM8996 audio codec interface
4 * Copyright 2011 Wolfson Microelectronics PLC.
5 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
13 #include <linux/module.h>
14 #include <linux/moduleparam.h>
15 #include <linux/init.h>
16 #include <linux/completion.h>
17 #include <linux/delay.h>
19 #include <linux/gcd.h>
20 #include <linux/gpio.h>
21 #include <linux/i2c.h>
22 #include <linux/regulator/consumer.h>
23 #include <linux/slab.h>
24 #include <linux/workqueue.h>
25 #include <sound/core.h>
26 #include <sound/jack.h>
27 #include <sound/pcm.h>
28 #include <sound/pcm_params.h>
29 #include <sound/soc.h>
30 #include <sound/initval.h>
31 #include <sound/tlv.h>
32 #include <trace/events/asoc.h>
34 #include <sound/wm8996.h>
44 #define WM8996_NUM_SUPPLIES 4
45 static const char *wm8996_supply_names
[WM8996_NUM_SUPPLIES
] = {
53 struct snd_soc_codec
*codec
;
64 struct completion fll_lock
;
67 struct completion dcs_done
;
72 struct regulator_bulk_data supplies
[WM8996_NUM_SUPPLIES
];
73 struct notifier_block disable_nb
[WM8996_NUM_SUPPLIES
];
75 struct wm8996_pdata pdata
;
77 int rx_rate
[WM8996_AIFS
];
78 int bclk_rate
[WM8996_AIFS
];
80 /* Platform dependant ReTune mobile configuration */
81 int num_retune_mobile_texts
;
82 const char **retune_mobile_texts
;
83 int retune_mobile_cfg
[2];
84 struct soc_enum retune_mobile_enum
;
86 struct snd_soc_jack
*jack
;
89 wm8996_polarity_fn polarity_cb
;
92 struct gpio_chip gpio_chip
;
96 /* We can't use the same notifier block for more than one supply and
97 * there's no way I can see to get from a callback to the caller
98 * except container_of().
100 #define WM8996_REGULATOR_EVENT(n) \
101 static int wm8996_regulator_event_##n(struct notifier_block *nb, \
102 unsigned long event, void *data) \
104 struct wm8996_priv *wm8996 = container_of(nb, struct wm8996_priv, \
106 if (event & REGULATOR_EVENT_DISABLE) { \
107 wm8996->codec->cache_sync = 1; \
112 WM8996_REGULATOR_EVENT(0)
113 WM8996_REGULATOR_EVENT(1)
114 WM8996_REGULATOR_EVENT(2)
115 WM8996_REGULATOR_EVENT(3)
117 static const u16 wm8996_reg
[WM8996_MAX_REGISTER
] = {
118 [WM8996_SOFTWARE_RESET
] = 0x8996,
119 [WM8996_POWER_MANAGEMENT_7
] = 0x10,
120 [WM8996_DAC1_HPOUT1_VOLUME
] = 0x88,
121 [WM8996_DAC2_HPOUT2_VOLUME
] = 0x88,
122 [WM8996_DAC1_LEFT_VOLUME
] = 0x2c0,
123 [WM8996_DAC1_RIGHT_VOLUME
] = 0x2c0,
124 [WM8996_DAC2_LEFT_VOLUME
] = 0x2c0,
125 [WM8996_DAC2_RIGHT_VOLUME
] = 0x2c0,
126 [WM8996_OUTPUT1_LEFT_VOLUME
] = 0x80,
127 [WM8996_OUTPUT1_RIGHT_VOLUME
] = 0x80,
128 [WM8996_OUTPUT2_LEFT_VOLUME
] = 0x80,
129 [WM8996_OUTPUT2_RIGHT_VOLUME
] = 0x80,
130 [WM8996_MICBIAS_1
] = 0x39,
131 [WM8996_MICBIAS_2
] = 0x39,
132 [WM8996_LDO_1
] = 0x3,
133 [WM8996_LDO_2
] = 0x13,
134 [WM8996_ACCESSORY_DETECT_MODE_1
] = 0x4,
135 [WM8996_HEADPHONE_DETECT_1
] = 0x20,
136 [WM8996_MIC_DETECT_1
] = 0x7600,
137 [WM8996_MIC_DETECT_2
] = 0xbf,
138 [WM8996_CHARGE_PUMP_1
] = 0x1f25,
139 [WM8996_CHARGE_PUMP_2
] = 0xab19,
140 [WM8996_DC_SERVO_5
] = 0x2a2a,
141 [WM8996_CONTROL_INTERFACE_1
] = 0x8004,
142 [WM8996_CLOCKING_1
] = 0x10,
143 [WM8996_AIF_RATE
] = 0x83,
144 [WM8996_FLL_CONTROL_4
] = 0x5dc0,
145 [WM8996_FLL_CONTROL_5
] = 0xc84,
146 [WM8996_FLL_EFS_2
] = 0x2,
147 [WM8996_AIF1_TX_LRCLK_1
] = 0x80,
148 [WM8996_AIF1_TX_LRCLK_2
] = 0x8,
149 [WM8996_AIF1_RX_LRCLK_1
] = 0x80,
150 [WM8996_AIF1TX_DATA_CONFIGURATION_1
] = 0x1818,
151 [WM8996_AIF1RX_DATA_CONFIGURATION
] = 0x1818,
152 [WM8996_AIF1TX_TEST
] = 0x7,
153 [WM8996_AIF2_TX_LRCLK_1
] = 0x80,
154 [WM8996_AIF2_TX_LRCLK_2
] = 0x8,
155 [WM8996_AIF2_RX_LRCLK_1
] = 0x80,
156 [WM8996_AIF2TX_DATA_CONFIGURATION_1
] = 0x1818,
157 [WM8996_AIF2RX_DATA_CONFIGURATION
] = 0x1818,
158 [WM8996_AIF2TX_TEST
] = 0x1,
159 [WM8996_DSP1_TX_LEFT_VOLUME
] = 0xc0,
160 [WM8996_DSP1_TX_RIGHT_VOLUME
] = 0xc0,
161 [WM8996_DSP1_RX_LEFT_VOLUME
] = 0xc0,
162 [WM8996_DSP1_RX_RIGHT_VOLUME
] = 0xc0,
163 [WM8996_DSP1_TX_FILTERS
] = 0x2000,
164 [WM8996_DSP1_RX_FILTERS_1
] = 0x200,
165 [WM8996_DSP1_RX_FILTERS_2
] = 0x10,
166 [WM8996_DSP1_DRC_1
] = 0x98,
167 [WM8996_DSP1_DRC_2
] = 0x845,
168 [WM8996_DSP1_RX_EQ_GAINS_1
] = 0x6318,
169 [WM8996_DSP1_RX_EQ_GAINS_2
] = 0x6300,
170 [WM8996_DSP1_RX_EQ_BAND_1_A
] = 0xfca,
171 [WM8996_DSP1_RX_EQ_BAND_1_B
] = 0x400,
172 [WM8996_DSP1_RX_EQ_BAND_1_PG
] = 0xd8,
173 [WM8996_DSP1_RX_EQ_BAND_2_A
] = 0x1eb5,
174 [WM8996_DSP1_RX_EQ_BAND_2_B
] = 0xf145,
175 [WM8996_DSP1_RX_EQ_BAND_2_C
] = 0xb75,
176 [WM8996_DSP1_RX_EQ_BAND_2_PG
] = 0x1c5,
177 [WM8996_DSP1_RX_EQ_BAND_3_A
] = 0x1c58,
178 [WM8996_DSP1_RX_EQ_BAND_3_B
] = 0xf373,
179 [WM8996_DSP1_RX_EQ_BAND_3_C
] = 0xa54,
180 [WM8996_DSP1_RX_EQ_BAND_3_PG
] = 0x558,
181 [WM8996_DSP1_RX_EQ_BAND_4_A
] = 0x168e,
182 [WM8996_DSP1_RX_EQ_BAND_4_B
] = 0xf829,
183 [WM8996_DSP1_RX_EQ_BAND_4_C
] = 0x7ad,
184 [WM8996_DSP1_RX_EQ_BAND_4_PG
] = 0x1103,
185 [WM8996_DSP1_RX_EQ_BAND_5_A
] = 0x564,
186 [WM8996_DSP1_RX_EQ_BAND_5_B
] = 0x559,
187 [WM8996_DSP1_RX_EQ_BAND_5_PG
] = 0x4000,
188 [WM8996_DSP2_TX_LEFT_VOLUME
] = 0xc0,
189 [WM8996_DSP2_TX_RIGHT_VOLUME
] = 0xc0,
190 [WM8996_DSP2_RX_LEFT_VOLUME
] = 0xc0,
191 [WM8996_DSP2_RX_RIGHT_VOLUME
] = 0xc0,
192 [WM8996_DSP2_TX_FILTERS
] = 0x2000,
193 [WM8996_DSP2_RX_FILTERS_1
] = 0x200,
194 [WM8996_DSP2_RX_FILTERS_2
] = 0x10,
195 [WM8996_DSP2_DRC_1
] = 0x98,
196 [WM8996_DSP2_DRC_2
] = 0x845,
197 [WM8996_DSP2_RX_EQ_GAINS_1
] = 0x6318,
198 [WM8996_DSP2_RX_EQ_GAINS_2
] = 0x6300,
199 [WM8996_DSP2_RX_EQ_BAND_1_A
] = 0xfca,
200 [WM8996_DSP2_RX_EQ_BAND_1_B
] = 0x400,
201 [WM8996_DSP2_RX_EQ_BAND_1_PG
] = 0xd8,
202 [WM8996_DSP2_RX_EQ_BAND_2_A
] = 0x1eb5,
203 [WM8996_DSP2_RX_EQ_BAND_2_B
] = 0xf145,
204 [WM8996_DSP2_RX_EQ_BAND_2_C
] = 0xb75,
205 [WM8996_DSP2_RX_EQ_BAND_2_PG
] = 0x1c5,
206 [WM8996_DSP2_RX_EQ_BAND_3_A
] = 0x1c58,
207 [WM8996_DSP2_RX_EQ_BAND_3_B
] = 0xf373,
208 [WM8996_DSP2_RX_EQ_BAND_3_C
] = 0xa54,
209 [WM8996_DSP2_RX_EQ_BAND_3_PG
] = 0x558,
210 [WM8996_DSP2_RX_EQ_BAND_4_A
] = 0x168e,
211 [WM8996_DSP2_RX_EQ_BAND_4_B
] = 0xf829,
212 [WM8996_DSP2_RX_EQ_BAND_4_C
] = 0x7ad,
213 [WM8996_DSP2_RX_EQ_BAND_4_PG
] = 0x1103,
214 [WM8996_DSP2_RX_EQ_BAND_5_A
] = 0x564,
215 [WM8996_DSP2_RX_EQ_BAND_5_B
] = 0x559,
216 [WM8996_DSP2_RX_EQ_BAND_5_PG
] = 0x4000,
217 [WM8996_OVERSAMPLING
] = 0xd,
218 [WM8996_SIDETONE
] = 0x1040,
219 [WM8996_GPIO_1
] = 0xa101,
220 [WM8996_GPIO_2
] = 0xa101,
221 [WM8996_GPIO_3
] = 0xa101,
222 [WM8996_GPIO_4
] = 0xa101,
223 [WM8996_GPIO_5
] = 0xa101,
224 [WM8996_PULL_CONTROL_2
] = 0x140,
225 [WM8996_INTERRUPT_STATUS_1_MASK
] = 0x1f,
226 [WM8996_INTERRUPT_STATUS_2_MASK
] = 0x1ecf,
227 [WM8996_RIGHT_PDM_SPEAKER
] = 0x1,
228 [WM8996_PDM_SPEAKER_MUTE_SEQUENCE
] = 0x69,
229 [WM8996_PDM_SPEAKER_VOLUME
] = 0x66,
230 [WM8996_WRITE_SEQUENCER_0
] = 0x1,
231 [WM8996_WRITE_SEQUENCER_1
] = 0x1,
232 [WM8996_WRITE_SEQUENCER_3
] = 0x6,
233 [WM8996_WRITE_SEQUENCER_4
] = 0x40,
234 [WM8996_WRITE_SEQUENCER_5
] = 0x1,
235 [WM8996_WRITE_SEQUENCER_6
] = 0xf,
236 [WM8996_WRITE_SEQUENCER_7
] = 0x6,
237 [WM8996_WRITE_SEQUENCER_8
] = 0x1,
238 [WM8996_WRITE_SEQUENCER_9
] = 0x3,
239 [WM8996_WRITE_SEQUENCER_10
] = 0x104,
240 [WM8996_WRITE_SEQUENCER_12
] = 0x60,
241 [WM8996_WRITE_SEQUENCER_13
] = 0x11,
242 [WM8996_WRITE_SEQUENCER_14
] = 0x401,
243 [WM8996_WRITE_SEQUENCER_16
] = 0x50,
244 [WM8996_WRITE_SEQUENCER_17
] = 0x3,
245 [WM8996_WRITE_SEQUENCER_18
] = 0x100,
246 [WM8996_WRITE_SEQUENCER_20
] = 0x51,
247 [WM8996_WRITE_SEQUENCER_21
] = 0x3,
248 [WM8996_WRITE_SEQUENCER_22
] = 0x104,
249 [WM8996_WRITE_SEQUENCER_23
] = 0xa,
250 [WM8996_WRITE_SEQUENCER_24
] = 0x60,
251 [WM8996_WRITE_SEQUENCER_25
] = 0x3b,
252 [WM8996_WRITE_SEQUENCER_26
] = 0x502,
253 [WM8996_WRITE_SEQUENCER_27
] = 0x100,
254 [WM8996_WRITE_SEQUENCER_28
] = 0x2fff,
255 [WM8996_WRITE_SEQUENCER_32
] = 0x2fff,
256 [WM8996_WRITE_SEQUENCER_36
] = 0x2fff,
257 [WM8996_WRITE_SEQUENCER_40
] = 0x2fff,
258 [WM8996_WRITE_SEQUENCER_44
] = 0x2fff,
259 [WM8996_WRITE_SEQUENCER_48
] = 0x2fff,
260 [WM8996_WRITE_SEQUENCER_52
] = 0x2fff,
261 [WM8996_WRITE_SEQUENCER_56
] = 0x2fff,
262 [WM8996_WRITE_SEQUENCER_60
] = 0x2fff,
263 [WM8996_WRITE_SEQUENCER_64
] = 0x1,
264 [WM8996_WRITE_SEQUENCER_65
] = 0x1,
265 [WM8996_WRITE_SEQUENCER_67
] = 0x6,
266 [WM8996_WRITE_SEQUENCER_68
] = 0x40,
267 [WM8996_WRITE_SEQUENCER_69
] = 0x1,
268 [WM8996_WRITE_SEQUENCER_70
] = 0xf,
269 [WM8996_WRITE_SEQUENCER_71
] = 0x6,
270 [WM8996_WRITE_SEQUENCER_72
] = 0x1,
271 [WM8996_WRITE_SEQUENCER_73
] = 0x3,
272 [WM8996_WRITE_SEQUENCER_74
] = 0x104,
273 [WM8996_WRITE_SEQUENCER_76
] = 0x60,
274 [WM8996_WRITE_SEQUENCER_77
] = 0x11,
275 [WM8996_WRITE_SEQUENCER_78
] = 0x401,
276 [WM8996_WRITE_SEQUENCER_80
] = 0x50,
277 [WM8996_WRITE_SEQUENCER_81
] = 0x3,
278 [WM8996_WRITE_SEQUENCER_82
] = 0x100,
279 [WM8996_WRITE_SEQUENCER_84
] = 0x60,
280 [WM8996_WRITE_SEQUENCER_85
] = 0x3b,
281 [WM8996_WRITE_SEQUENCER_86
] = 0x502,
282 [WM8996_WRITE_SEQUENCER_87
] = 0x100,
283 [WM8996_WRITE_SEQUENCER_88
] = 0x2fff,
284 [WM8996_WRITE_SEQUENCER_92
] = 0x2fff,
285 [WM8996_WRITE_SEQUENCER_96
] = 0x2fff,
286 [WM8996_WRITE_SEQUENCER_100
] = 0x2fff,
287 [WM8996_WRITE_SEQUENCER_104
] = 0x2fff,
288 [WM8996_WRITE_SEQUENCER_108
] = 0x2fff,
289 [WM8996_WRITE_SEQUENCER_112
] = 0x2fff,
290 [WM8996_WRITE_SEQUENCER_116
] = 0x2fff,
291 [WM8996_WRITE_SEQUENCER_120
] = 0x2fff,
292 [WM8996_WRITE_SEQUENCER_124
] = 0x2fff,
293 [WM8996_WRITE_SEQUENCER_128
] = 0x1,
294 [WM8996_WRITE_SEQUENCER_129
] = 0x1,
295 [WM8996_WRITE_SEQUENCER_131
] = 0x6,
296 [WM8996_WRITE_SEQUENCER_132
] = 0x40,
297 [WM8996_WRITE_SEQUENCER_133
] = 0x1,
298 [WM8996_WRITE_SEQUENCER_134
] = 0xf,
299 [WM8996_WRITE_SEQUENCER_135
] = 0x6,
300 [WM8996_WRITE_SEQUENCER_136
] = 0x1,
301 [WM8996_WRITE_SEQUENCER_137
] = 0x3,
302 [WM8996_WRITE_SEQUENCER_138
] = 0x106,
303 [WM8996_WRITE_SEQUENCER_140
] = 0x61,
304 [WM8996_WRITE_SEQUENCER_141
] = 0x11,
305 [WM8996_WRITE_SEQUENCER_142
] = 0x401,
306 [WM8996_WRITE_SEQUENCER_144
] = 0x50,
307 [WM8996_WRITE_SEQUENCER_145
] = 0x3,
308 [WM8996_WRITE_SEQUENCER_146
] = 0x102,
309 [WM8996_WRITE_SEQUENCER_148
] = 0x51,
310 [WM8996_WRITE_SEQUENCER_149
] = 0x3,
311 [WM8996_WRITE_SEQUENCER_150
] = 0x106,
312 [WM8996_WRITE_SEQUENCER_151
] = 0xa,
313 [WM8996_WRITE_SEQUENCER_152
] = 0x61,
314 [WM8996_WRITE_SEQUENCER_153
] = 0x3b,
315 [WM8996_WRITE_SEQUENCER_154
] = 0x502,
316 [WM8996_WRITE_SEQUENCER_155
] = 0x100,
317 [WM8996_WRITE_SEQUENCER_156
] = 0x2fff,
318 [WM8996_WRITE_SEQUENCER_160
] = 0x2fff,
319 [WM8996_WRITE_SEQUENCER_164
] = 0x2fff,
320 [WM8996_WRITE_SEQUENCER_168
] = 0x2fff,
321 [WM8996_WRITE_SEQUENCER_172
] = 0x2fff,
322 [WM8996_WRITE_SEQUENCER_176
] = 0x2fff,
323 [WM8996_WRITE_SEQUENCER_180
] = 0x2fff,
324 [WM8996_WRITE_SEQUENCER_184
] = 0x2fff,
325 [WM8996_WRITE_SEQUENCER_188
] = 0x2fff,
326 [WM8996_WRITE_SEQUENCER_192
] = 0x1,
327 [WM8996_WRITE_SEQUENCER_193
] = 0x1,
328 [WM8996_WRITE_SEQUENCER_195
] = 0x6,
329 [WM8996_WRITE_SEQUENCER_196
] = 0x40,
330 [WM8996_WRITE_SEQUENCER_197
] = 0x1,
331 [WM8996_WRITE_SEQUENCER_198
] = 0xf,
332 [WM8996_WRITE_SEQUENCER_199
] = 0x6,
333 [WM8996_WRITE_SEQUENCER_200
] = 0x1,
334 [WM8996_WRITE_SEQUENCER_201
] = 0x3,
335 [WM8996_WRITE_SEQUENCER_202
] = 0x106,
336 [WM8996_WRITE_SEQUENCER_204
] = 0x61,
337 [WM8996_WRITE_SEQUENCER_205
] = 0x11,
338 [WM8996_WRITE_SEQUENCER_206
] = 0x401,
339 [WM8996_WRITE_SEQUENCER_208
] = 0x50,
340 [WM8996_WRITE_SEQUENCER_209
] = 0x3,
341 [WM8996_WRITE_SEQUENCER_210
] = 0x102,
342 [WM8996_WRITE_SEQUENCER_212
] = 0x61,
343 [WM8996_WRITE_SEQUENCER_213
] = 0x3b,
344 [WM8996_WRITE_SEQUENCER_214
] = 0x502,
345 [WM8996_WRITE_SEQUENCER_215
] = 0x100,
346 [WM8996_WRITE_SEQUENCER_216
] = 0x2fff,
347 [WM8996_WRITE_SEQUENCER_220
] = 0x2fff,
348 [WM8996_WRITE_SEQUENCER_224
] = 0x2fff,
349 [WM8996_WRITE_SEQUENCER_228
] = 0x2fff,
350 [WM8996_WRITE_SEQUENCER_232
] = 0x2fff,
351 [WM8996_WRITE_SEQUENCER_236
] = 0x2fff,
352 [WM8996_WRITE_SEQUENCER_240
] = 0x2fff,
353 [WM8996_WRITE_SEQUENCER_244
] = 0x2fff,
354 [WM8996_WRITE_SEQUENCER_248
] = 0x2fff,
355 [WM8996_WRITE_SEQUENCER_252
] = 0x2fff,
356 [WM8996_WRITE_SEQUENCER_256
] = 0x60,
357 [WM8996_WRITE_SEQUENCER_258
] = 0x601,
358 [WM8996_WRITE_SEQUENCER_260
] = 0x50,
359 [WM8996_WRITE_SEQUENCER_262
] = 0x100,
360 [WM8996_WRITE_SEQUENCER_264
] = 0x1,
361 [WM8996_WRITE_SEQUENCER_266
] = 0x104,
362 [WM8996_WRITE_SEQUENCER_267
] = 0x100,
363 [WM8996_WRITE_SEQUENCER_268
] = 0x2fff,
364 [WM8996_WRITE_SEQUENCER_272
] = 0x2fff,
365 [WM8996_WRITE_SEQUENCER_276
] = 0x2fff,
366 [WM8996_WRITE_SEQUENCER_280
] = 0x2fff,
367 [WM8996_WRITE_SEQUENCER_284
] = 0x2fff,
368 [WM8996_WRITE_SEQUENCER_288
] = 0x2fff,
369 [WM8996_WRITE_SEQUENCER_292
] = 0x2fff,
370 [WM8996_WRITE_SEQUENCER_296
] = 0x2fff,
371 [WM8996_WRITE_SEQUENCER_300
] = 0x2fff,
372 [WM8996_WRITE_SEQUENCER_304
] = 0x2fff,
373 [WM8996_WRITE_SEQUENCER_308
] = 0x2fff,
374 [WM8996_WRITE_SEQUENCER_312
] = 0x2fff,
375 [WM8996_WRITE_SEQUENCER_316
] = 0x2fff,
376 [WM8996_WRITE_SEQUENCER_320
] = 0x61,
377 [WM8996_WRITE_SEQUENCER_322
] = 0x601,
378 [WM8996_WRITE_SEQUENCER_324
] = 0x50,
379 [WM8996_WRITE_SEQUENCER_326
] = 0x102,
380 [WM8996_WRITE_SEQUENCER_328
] = 0x1,
381 [WM8996_WRITE_SEQUENCER_330
] = 0x106,
382 [WM8996_WRITE_SEQUENCER_331
] = 0x100,
383 [WM8996_WRITE_SEQUENCER_332
] = 0x2fff,
384 [WM8996_WRITE_SEQUENCER_336
] = 0x2fff,
385 [WM8996_WRITE_SEQUENCER_340
] = 0x2fff,
386 [WM8996_WRITE_SEQUENCER_344
] = 0x2fff,
387 [WM8996_WRITE_SEQUENCER_348
] = 0x2fff,
388 [WM8996_WRITE_SEQUENCER_352
] = 0x2fff,
389 [WM8996_WRITE_SEQUENCER_356
] = 0x2fff,
390 [WM8996_WRITE_SEQUENCER_360
] = 0x2fff,
391 [WM8996_WRITE_SEQUENCER_364
] = 0x2fff,
392 [WM8996_WRITE_SEQUENCER_368
] = 0x2fff,
393 [WM8996_WRITE_SEQUENCER_372
] = 0x2fff,
394 [WM8996_WRITE_SEQUENCER_376
] = 0x2fff,
395 [WM8996_WRITE_SEQUENCER_380
] = 0x2fff,
396 [WM8996_WRITE_SEQUENCER_384
] = 0x60,
397 [WM8996_WRITE_SEQUENCER_386
] = 0x601,
398 [WM8996_WRITE_SEQUENCER_388
] = 0x61,
399 [WM8996_WRITE_SEQUENCER_390
] = 0x601,
400 [WM8996_WRITE_SEQUENCER_392
] = 0x50,
401 [WM8996_WRITE_SEQUENCER_394
] = 0x300,
402 [WM8996_WRITE_SEQUENCER_396
] = 0x1,
403 [WM8996_WRITE_SEQUENCER_398
] = 0x304,
404 [WM8996_WRITE_SEQUENCER_400
] = 0x40,
405 [WM8996_WRITE_SEQUENCER_402
] = 0xf,
406 [WM8996_WRITE_SEQUENCER_404
] = 0x1,
407 [WM8996_WRITE_SEQUENCER_407
] = 0x100,
410 static const DECLARE_TLV_DB_SCALE(inpga_tlv
, 0, 100, 0);
411 static const DECLARE_TLV_DB_SCALE(sidetone_tlv
, -3600, 150, 0);
412 static const DECLARE_TLV_DB_SCALE(digital_tlv
, -7200, 75, 1);
413 static const DECLARE_TLV_DB_SCALE(out_digital_tlv
, -1200, 150, 0);
414 static const DECLARE_TLV_DB_SCALE(out_tlv
, -900, 75, 0);
415 static const DECLARE_TLV_DB_SCALE(spk_tlv
, -900, 150, 0);
416 static const DECLARE_TLV_DB_SCALE(eq_tlv
, -1200, 100, 0);
418 static const char *sidetone_hpf_text
[] = {
419 "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
422 static const struct soc_enum sidetone_hpf
=
423 SOC_ENUM_SINGLE(WM8996_SIDETONE
, 7, 7, sidetone_hpf_text
);
425 static const char *hpf_mode_text
[] = {
426 "HiFi", "Custom", "Voice"
429 static const struct soc_enum dsp1tx_hpf_mode
=
430 SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS
, 3, 3, hpf_mode_text
);
432 static const struct soc_enum dsp2tx_hpf_mode
=
433 SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS
, 3, 3, hpf_mode_text
);
435 static const char *hpf_cutoff_text
[] = {
436 "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
439 static const struct soc_enum dsp1tx_hpf_cutoff
=
440 SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS
, 0, 7, hpf_cutoff_text
);
442 static const struct soc_enum dsp2tx_hpf_cutoff
=
443 SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS
, 0, 7, hpf_cutoff_text
);
445 static void wm8996_set_retune_mobile(struct snd_soc_codec
*codec
, int block
)
447 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
448 struct wm8996_pdata
*pdata
= &wm8996
->pdata
;
449 int base
, best
, best_val
, save
, i
, cfg
, iface
;
451 if (!wm8996
->num_retune_mobile_texts
)
456 base
= WM8996_DSP1_RX_EQ_GAINS_1
;
457 if (snd_soc_read(codec
, WM8996_POWER_MANAGEMENT_8
) &
464 base
= WM8996_DSP1_RX_EQ_GAINS_2
;
465 if (snd_soc_read(codec
, WM8996_POWER_MANAGEMENT_8
) &
475 /* Find the version of the currently selected configuration
476 * with the nearest sample rate. */
477 cfg
= wm8996
->retune_mobile_cfg
[block
];
480 for (i
= 0; i
< pdata
->num_retune_mobile_cfgs
; i
++) {
481 if (strcmp(pdata
->retune_mobile_cfgs
[i
].name
,
482 wm8996
->retune_mobile_texts
[cfg
]) == 0 &&
483 abs(pdata
->retune_mobile_cfgs
[i
].rate
484 - wm8996
->rx_rate
[iface
]) < best_val
) {
486 best_val
= abs(pdata
->retune_mobile_cfgs
[i
].rate
487 - wm8996
->rx_rate
[iface
]);
491 dev_dbg(codec
->dev
, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
493 pdata
->retune_mobile_cfgs
[best
].name
,
494 pdata
->retune_mobile_cfgs
[best
].rate
,
495 wm8996
->rx_rate
[iface
]);
497 /* The EQ will be disabled while reconfiguring it, remember the
498 * current configuration.
500 save
= snd_soc_read(codec
, base
);
501 save
&= WM8996_DSP1RX_EQ_ENA
;
503 for (i
= 0; i
< ARRAY_SIZE(pdata
->retune_mobile_cfgs
[best
].regs
); i
++)
504 snd_soc_update_bits(codec
, base
+ i
, 0xffff,
505 pdata
->retune_mobile_cfgs
[best
].regs
[i
]);
507 snd_soc_update_bits(codec
, base
, WM8996_DSP1RX_EQ_ENA
, save
);
510 /* Icky as hell but saves code duplication */
511 static int wm8996_get_retune_mobile_block(const char *name
)
513 if (strcmp(name
, "DSP1 EQ Mode") == 0)
515 if (strcmp(name
, "DSP2 EQ Mode") == 0)
520 static int wm8996_put_retune_mobile_enum(struct snd_kcontrol
*kcontrol
,
521 struct snd_ctl_elem_value
*ucontrol
)
523 struct snd_soc_codec
*codec
= snd_kcontrol_chip(kcontrol
);
524 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
525 struct wm8996_pdata
*pdata
= &wm8996
->pdata
;
526 int block
= wm8996_get_retune_mobile_block(kcontrol
->id
.name
);
527 int value
= ucontrol
->value
.integer
.value
[0];
532 if (value
>= pdata
->num_retune_mobile_cfgs
)
535 wm8996
->retune_mobile_cfg
[block
] = value
;
537 wm8996_set_retune_mobile(codec
, block
);
542 static int wm8996_get_retune_mobile_enum(struct snd_kcontrol
*kcontrol
,
543 struct snd_ctl_elem_value
*ucontrol
)
545 struct snd_soc_codec
*codec
= snd_kcontrol_chip(kcontrol
);
546 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
547 int block
= wm8996_get_retune_mobile_block(kcontrol
->id
.name
);
549 ucontrol
->value
.enumerated
.item
[0] = wm8996
->retune_mobile_cfg
[block
];
554 static const struct snd_kcontrol_new wm8996_snd_controls
[] = {
555 SOC_DOUBLE_R_TLV("Capture Volume", WM8996_LEFT_LINE_INPUT_VOLUME
,
556 WM8996_RIGHT_LINE_INPUT_VOLUME
, 0, 31, 0, inpga_tlv
),
557 SOC_DOUBLE_R("Capture ZC Switch", WM8996_LEFT_LINE_INPUT_VOLUME
,
558 WM8996_RIGHT_LINE_INPUT_VOLUME
, 5, 1, 0),
560 SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8996_DAC1_MIXER_VOLUMES
,
561 0, 5, 24, 0, sidetone_tlv
),
562 SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8996_DAC2_MIXER_VOLUMES
,
563 0, 5, 24, 0, sidetone_tlv
),
564 SOC_SINGLE("Sidetone LPF Switch", WM8996_SIDETONE
, 12, 1, 0),
565 SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf
),
566 SOC_SINGLE("Sidetone HPF Switch", WM8996_SIDETONE
, 6, 1, 0),
568 SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8996_DSP1_TX_LEFT_VOLUME
,
569 WM8996_DSP1_TX_RIGHT_VOLUME
, 1, 96, 0, digital_tlv
),
570 SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8996_DSP2_TX_LEFT_VOLUME
,
571 WM8996_DSP2_TX_RIGHT_VOLUME
, 1, 96, 0, digital_tlv
),
573 SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8996_DSP1_TX_FILTERS
,
575 SOC_DOUBLE("DSP1 Capture HPF Switch", WM8996_DSP1_TX_FILTERS
, 12, 11, 1, 0),
576 SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode
),
577 SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff
),
579 SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8996_DSP2_TX_FILTERS
,
581 SOC_DOUBLE("DSP2 Capture HPF Switch", WM8996_DSP2_TX_FILTERS
, 12, 11, 1, 0),
582 SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode
),
583 SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff
),
585 SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8996_DSP1_RX_LEFT_VOLUME
,
586 WM8996_DSP1_RX_RIGHT_VOLUME
, 1, 112, 0, digital_tlv
),
587 SOC_SINGLE("DSP1 Playback Switch", WM8996_DSP1_RX_FILTERS_1
, 9, 1, 1),
589 SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8996_DSP2_RX_LEFT_VOLUME
,
590 WM8996_DSP2_RX_RIGHT_VOLUME
, 1, 112, 0, digital_tlv
),
591 SOC_SINGLE("DSP2 Playback Switch", WM8996_DSP2_RX_FILTERS_1
, 9, 1, 1),
593 SOC_DOUBLE_R_TLV("DAC1 Volume", WM8996_DAC1_LEFT_VOLUME
,
594 WM8996_DAC1_RIGHT_VOLUME
, 1, 112, 0, digital_tlv
),
595 SOC_DOUBLE_R("DAC1 Switch", WM8996_DAC1_LEFT_VOLUME
,
596 WM8996_DAC1_RIGHT_VOLUME
, 9, 1, 1),
598 SOC_DOUBLE_R_TLV("DAC2 Volume", WM8996_DAC2_LEFT_VOLUME
,
599 WM8996_DAC2_RIGHT_VOLUME
, 1, 112, 0, digital_tlv
),
600 SOC_DOUBLE_R("DAC2 Switch", WM8996_DAC2_LEFT_VOLUME
,
601 WM8996_DAC2_RIGHT_VOLUME
, 9, 1, 1),
603 SOC_SINGLE("Speaker High Performance Switch", WM8996_OVERSAMPLING
, 3, 1, 0),
604 SOC_SINGLE("DMIC High Performance Switch", WM8996_OVERSAMPLING
, 2, 1, 0),
605 SOC_SINGLE("ADC High Performance Switch", WM8996_OVERSAMPLING
, 1, 1, 0),
606 SOC_SINGLE("DAC High Performance Switch", WM8996_OVERSAMPLING
, 0, 1, 0),
608 SOC_SINGLE("DAC Soft Mute Switch", WM8996_DAC_SOFTMUTE
, 1, 1, 0),
609 SOC_SINGLE("DAC Slow Soft Mute Switch", WM8996_DAC_SOFTMUTE
, 0, 1, 0),
611 SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8996_DAC1_HPOUT1_VOLUME
, 0, 4,
612 8, 0, out_digital_tlv
),
613 SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8996_DAC2_HPOUT2_VOLUME
, 0, 4,
614 8, 0, out_digital_tlv
),
616 SOC_DOUBLE_R_TLV("Output 1 Volume", WM8996_OUTPUT1_LEFT_VOLUME
,
617 WM8996_OUTPUT1_RIGHT_VOLUME
, 0, 12, 0, out_tlv
),
618 SOC_DOUBLE_R("Output 1 ZC Switch", WM8996_OUTPUT1_LEFT_VOLUME
,
619 WM8996_OUTPUT1_RIGHT_VOLUME
, 7, 1, 0),
621 SOC_DOUBLE_R_TLV("Output 2 Volume", WM8996_OUTPUT2_LEFT_VOLUME
,
622 WM8996_OUTPUT2_RIGHT_VOLUME
, 0, 12, 0, out_tlv
),
623 SOC_DOUBLE_R("Output 2 ZC Switch", WM8996_OUTPUT2_LEFT_VOLUME
,
624 WM8996_OUTPUT2_RIGHT_VOLUME
, 7, 1, 0),
626 SOC_DOUBLE_TLV("Speaker Volume", WM8996_PDM_SPEAKER_VOLUME
, 0, 4, 8, 0,
628 SOC_DOUBLE_R("Speaker Switch", WM8996_LEFT_PDM_SPEAKER
,
629 WM8996_RIGHT_PDM_SPEAKER
, 3, 1, 1),
630 SOC_DOUBLE_R("Speaker ZC Switch", WM8996_LEFT_PDM_SPEAKER
,
631 WM8996_RIGHT_PDM_SPEAKER
, 2, 1, 0),
633 SOC_SINGLE("DSP1 EQ Switch", WM8996_DSP1_RX_EQ_GAINS_1
, 0, 1, 0),
634 SOC_SINGLE("DSP2 EQ Switch", WM8996_DSP2_RX_EQ_GAINS_1
, 0, 1, 0),
637 static const struct snd_kcontrol_new wm8996_eq_controls
[] = {
638 SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8996_DSP1_RX_EQ_GAINS_1
, 11, 31, 0,
640 SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8996_DSP1_RX_EQ_GAINS_1
, 6, 31, 0,
642 SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8996_DSP1_RX_EQ_GAINS_1
, 1, 31, 0,
644 SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8996_DSP1_RX_EQ_GAINS_2
, 11, 31, 0,
646 SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8996_DSP1_RX_EQ_GAINS_2
, 6, 31, 0,
649 SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8996_DSP2_RX_EQ_GAINS_1
, 11, 31, 0,
651 SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8996_DSP2_RX_EQ_GAINS_1
, 6, 31, 0,
653 SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8996_DSP2_RX_EQ_GAINS_1
, 1, 31, 0,
655 SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8996_DSP2_RX_EQ_GAINS_2
, 11, 31, 0,
657 SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8996_DSP2_RX_EQ_GAINS_2
, 6, 31, 0,
661 static int cp_event(struct snd_soc_dapm_widget
*w
,
662 struct snd_kcontrol
*kcontrol
, int event
)
665 case SND_SOC_DAPM_POST_PMU
:
676 static int rmv_short_event(struct snd_soc_dapm_widget
*w
,
677 struct snd_kcontrol
*kcontrol
, int event
)
679 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(w
->codec
);
681 /* Record which outputs we enabled */
683 case SND_SOC_DAPM_PRE_PMD
:
684 wm8996
->hpout_pending
&= ~w
->shift
;
686 case SND_SOC_DAPM_PRE_PMU
:
687 wm8996
->hpout_pending
|= w
->shift
;
697 static void wait_for_dc_servo(struct snd_soc_codec
*codec
, u16 mask
)
699 struct i2c_client
*i2c
= to_i2c_client(codec
->dev
);
700 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
702 unsigned long timeout
= 200;
704 snd_soc_write(codec
, WM8996_DC_SERVO_2
, mask
);
706 /* Use the interrupt if possible */
709 timeout
= wait_for_completion_timeout(&wm8996
->dcs_done
,
710 msecs_to_jiffies(200));
712 dev_err(codec
->dev
, "DC servo timed out\n");
722 ret
= snd_soc_read(codec
, WM8996_DC_SERVO_2
);
723 dev_dbg(codec
->dev
, "DC servo state: %x\n", ret
);
724 } while (ret
& mask
);
727 dev_err(codec
->dev
, "DC servo timed out for %x\n", mask
);
729 dev_dbg(codec
->dev
, "DC servo complete for %x\n", mask
);
732 static void wm8996_seq_notifier(struct snd_soc_dapm_context
*dapm
,
733 enum snd_soc_dapm_type event
, int subseq
)
735 struct snd_soc_codec
*codec
= container_of(dapm
,
736 struct snd_soc_codec
, dapm
);
737 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
740 /* Complete any pending DC servo starts */
741 if (wm8996
->dcs_pending
) {
742 dev_dbg(codec
->dev
, "Starting DC servo for %x\n",
743 wm8996
->dcs_pending
);
745 /* Trigger a startup sequence */
746 wait_for_dc_servo(codec
, wm8996
->dcs_pending
747 << WM8996_DCS_TRIG_STARTUP_0_SHIFT
);
749 wm8996
->dcs_pending
= 0;
752 if (wm8996
->hpout_pending
!= wm8996
->hpout_ena
) {
753 dev_dbg(codec
->dev
, "Applying RMV_SHORTs %x->%x\n",
754 wm8996
->hpout_ena
, wm8996
->hpout_pending
);
758 if (wm8996
->hpout_pending
& HPOUT1L
) {
759 val
|= WM8996_HPOUT1L_RMV_SHORT
;
760 mask
|= WM8996_HPOUT1L_RMV_SHORT
;
762 mask
|= WM8996_HPOUT1L_RMV_SHORT
|
763 WM8996_HPOUT1L_OUTP
|
767 if (wm8996
->hpout_pending
& HPOUT1R
) {
768 val
|= WM8996_HPOUT1R_RMV_SHORT
;
769 mask
|= WM8996_HPOUT1R_RMV_SHORT
;
771 mask
|= WM8996_HPOUT1R_RMV_SHORT
|
772 WM8996_HPOUT1R_OUTP
|
776 snd_soc_update_bits(codec
, WM8996_ANALOGUE_HP_1
, mask
, val
);
780 if (wm8996
->hpout_pending
& HPOUT2L
) {
781 val
|= WM8996_HPOUT2L_RMV_SHORT
;
782 mask
|= WM8996_HPOUT2L_RMV_SHORT
;
784 mask
|= WM8996_HPOUT2L_RMV_SHORT
|
785 WM8996_HPOUT2L_OUTP
|
789 if (wm8996
->hpout_pending
& HPOUT2R
) {
790 val
|= WM8996_HPOUT2R_RMV_SHORT
;
791 mask
|= WM8996_HPOUT2R_RMV_SHORT
;
793 mask
|= WM8996_HPOUT2R_RMV_SHORT
|
794 WM8996_HPOUT2R_OUTP
|
798 snd_soc_update_bits(codec
, WM8996_ANALOGUE_HP_2
, mask
, val
);
800 wm8996
->hpout_ena
= wm8996
->hpout_pending
;
804 static int dcs_start(struct snd_soc_dapm_widget
*w
,
805 struct snd_kcontrol
*kcontrol
, int event
)
807 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(w
->codec
);
810 case SND_SOC_DAPM_POST_PMU
:
811 wm8996
->dcs_pending
|= 1 << w
->shift
;
821 static const char *sidetone_text
[] = {
825 static const struct soc_enum left_sidetone_enum
=
826 SOC_ENUM_SINGLE(WM8996_SIDETONE
, 0, 2, sidetone_text
);
828 static const struct snd_kcontrol_new left_sidetone
=
829 SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum
);
831 static const struct soc_enum right_sidetone_enum
=
832 SOC_ENUM_SINGLE(WM8996_SIDETONE
, 1, 2, sidetone_text
);
834 static const struct snd_kcontrol_new right_sidetone
=
835 SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum
);
837 static const char *spk_text
[] = {
838 "DAC1L", "DAC1R", "DAC2L", "DAC2R"
841 static const struct soc_enum spkl_enum
=
842 SOC_ENUM_SINGLE(WM8996_LEFT_PDM_SPEAKER
, 0, 4, spk_text
);
844 static const struct snd_kcontrol_new spkl_mux
=
845 SOC_DAPM_ENUM("SPKL", spkl_enum
);
847 static const struct soc_enum spkr_enum
=
848 SOC_ENUM_SINGLE(WM8996_RIGHT_PDM_SPEAKER
, 0, 4, spk_text
);
850 static const struct snd_kcontrol_new spkr_mux
=
851 SOC_DAPM_ENUM("SPKR", spkr_enum
);
853 static const char *dsp1rx_text
[] = {
857 static const struct soc_enum dsp1rx_enum
=
858 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8
, 0, 2, dsp1rx_text
);
860 static const struct snd_kcontrol_new dsp1rx
=
861 SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum
);
863 static const char *dsp2rx_text
[] = {
867 static const struct soc_enum dsp2rx_enum
=
868 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8
, 4, 2, dsp2rx_text
);
870 static const struct snd_kcontrol_new dsp2rx
=
871 SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum
);
873 static const char *aif2tx_text
[] = {
874 "DSP2", "DSP1", "AIF1"
877 static const struct soc_enum aif2tx_enum
=
878 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8
, 6, 3, aif2tx_text
);
880 static const struct snd_kcontrol_new aif2tx
=
881 SOC_DAPM_ENUM("AIF2TX", aif2tx_enum
);
883 static const char *inmux_text
[] = {
884 "ADC", "DMIC1", "DMIC2"
887 static const struct soc_enum in1_enum
=
888 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7
, 0, 3, inmux_text
);
890 static const struct snd_kcontrol_new in1_mux
=
891 SOC_DAPM_ENUM("IN1 Mux", in1_enum
);
893 static const struct soc_enum in2_enum
=
894 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7
, 4, 3, inmux_text
);
896 static const struct snd_kcontrol_new in2_mux
=
897 SOC_DAPM_ENUM("IN2 Mux", in2_enum
);
899 static const struct snd_kcontrol_new dac2r_mix
[] = {
900 SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING
,
902 SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING
,
904 SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING
, 1, 1, 0),
905 SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING
, 0, 1, 0),
908 static const struct snd_kcontrol_new dac2l_mix
[] = {
909 SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING
,
911 SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING
,
913 SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING
, 1, 1, 0),
914 SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING
, 0, 1, 0),
917 static const struct snd_kcontrol_new dac1r_mix
[] = {
918 SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING
,
920 SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING
,
922 SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING
, 1, 1, 0),
923 SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING
, 0, 1, 0),
926 static const struct snd_kcontrol_new dac1l_mix
[] = {
927 SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING
,
929 SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING
,
931 SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING
, 1, 1, 0),
932 SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING
, 0, 1, 0),
935 static const struct snd_kcontrol_new dsp1txl
[] = {
936 SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING
,
938 SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING
,
942 static const struct snd_kcontrol_new dsp1txr
[] = {
943 SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING
,
945 SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING
,
949 static const struct snd_kcontrol_new dsp2txl
[] = {
950 SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING
,
952 SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING
,
956 static const struct snd_kcontrol_new dsp2txr
[] = {
957 SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING
,
959 SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING
,
964 static const struct snd_soc_dapm_widget wm8996_dapm_widgets
[] = {
965 SND_SOC_DAPM_INPUT("IN1LN"),
966 SND_SOC_DAPM_INPUT("IN1LP"),
967 SND_SOC_DAPM_INPUT("IN1RN"),
968 SND_SOC_DAPM_INPUT("IN1RP"),
970 SND_SOC_DAPM_INPUT("IN2LN"),
971 SND_SOC_DAPM_INPUT("IN2LP"),
972 SND_SOC_DAPM_INPUT("IN2RN"),
973 SND_SOC_DAPM_INPUT("IN2RP"),
975 SND_SOC_DAPM_INPUT("DMIC1DAT"),
976 SND_SOC_DAPM_INPUT("DMIC2DAT"),
978 SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8996_AIF_CLOCKING_1
, 0, 0, NULL
, 0),
979 SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8996_CLOCKING_1
, 1, 0, NULL
, 0),
980 SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8996_CLOCKING_1
, 2, 0, NULL
, 0),
981 SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8996_CHARGE_PUMP_1
, 15, 0, cp_event
,
982 SND_SOC_DAPM_POST_PMU
),
984 SND_SOC_DAPM_SUPPLY("LDO2", WM8996_POWER_MANAGEMENT_2
, 1, 0, NULL
, 0),
985 SND_SOC_DAPM_MICBIAS("MICB2", WM8996_POWER_MANAGEMENT_1
, 9, 0),
986 SND_SOC_DAPM_MICBIAS("MICB1", WM8996_POWER_MANAGEMENT_1
, 8, 0),
988 SND_SOC_DAPM_PGA("IN1L PGA", WM8996_POWER_MANAGEMENT_2
, 5, 0, NULL
, 0),
989 SND_SOC_DAPM_PGA("IN1R PGA", WM8996_POWER_MANAGEMENT_2
, 4, 0, NULL
, 0),
991 SND_SOC_DAPM_MUX("IN1L Mux", WM8996_POWER_MANAGEMENT_7
, 2, 0, &in1_mux
),
992 SND_SOC_DAPM_MUX("IN1R Mux", WM8996_POWER_MANAGEMENT_7
, 3, 0, &in1_mux
),
993 SND_SOC_DAPM_MUX("IN2L Mux", WM8996_POWER_MANAGEMENT_7
, 6, 0, &in2_mux
),
994 SND_SOC_DAPM_MUX("IN2R Mux", WM8996_POWER_MANAGEMENT_7
, 7, 0, &in2_mux
),
996 SND_SOC_DAPM_SUPPLY("DMIC2", WM8996_POWER_MANAGEMENT_7
, 9, 0, NULL
, 0),
997 SND_SOC_DAPM_SUPPLY("DMIC1", WM8996_POWER_MANAGEMENT_7
, 8, 0, NULL
, 0),
999 SND_SOC_DAPM_ADC("DMIC2L", NULL
, WM8996_POWER_MANAGEMENT_3
, 5, 0),
1000 SND_SOC_DAPM_ADC("DMIC2R", NULL
, WM8996_POWER_MANAGEMENT_3
, 4, 0),
1001 SND_SOC_DAPM_ADC("DMIC1L", NULL
, WM8996_POWER_MANAGEMENT_3
, 3, 0),
1002 SND_SOC_DAPM_ADC("DMIC1R", NULL
, WM8996_POWER_MANAGEMENT_3
, 2, 0),
1004 SND_SOC_DAPM_ADC("ADCL", NULL
, WM8996_POWER_MANAGEMENT_3
, 1, 0),
1005 SND_SOC_DAPM_ADC("ADCR", NULL
, WM8996_POWER_MANAGEMENT_3
, 0, 0),
1007 SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM
, 0, 0, &left_sidetone
),
1008 SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM
, 0, 0, &right_sidetone
),
1010 SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL
, 0, WM8996_POWER_MANAGEMENT_3
, 11, 0),
1011 SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL
, 1, WM8996_POWER_MANAGEMENT_3
, 10, 0),
1012 SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL
, 0, WM8996_POWER_MANAGEMENT_3
, 9, 0),
1013 SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL
, 1, WM8996_POWER_MANAGEMENT_3
, 8, 0),
1015 SND_SOC_DAPM_MIXER("DSP2TXL", WM8996_POWER_MANAGEMENT_5
, 11, 0,
1016 dsp2txl
, ARRAY_SIZE(dsp2txl
)),
1017 SND_SOC_DAPM_MIXER("DSP2TXR", WM8996_POWER_MANAGEMENT_5
, 10, 0,
1018 dsp2txr
, ARRAY_SIZE(dsp2txr
)),
1019 SND_SOC_DAPM_MIXER("DSP1TXL", WM8996_POWER_MANAGEMENT_5
, 9, 0,
1020 dsp1txl
, ARRAY_SIZE(dsp1txl
)),
1021 SND_SOC_DAPM_MIXER("DSP1TXR", WM8996_POWER_MANAGEMENT_5
, 8, 0,
1022 dsp1txr
, ARRAY_SIZE(dsp1txr
)),
1024 SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM
, 0, 0,
1025 dac2l_mix
, ARRAY_SIZE(dac2l_mix
)),
1026 SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM
, 0, 0,
1027 dac2r_mix
, ARRAY_SIZE(dac2r_mix
)),
1028 SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM
, 0, 0,
1029 dac1l_mix
, ARRAY_SIZE(dac1l_mix
)),
1030 SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM
, 0, 0,
1031 dac1r_mix
, ARRAY_SIZE(dac1r_mix
)),
1033 SND_SOC_DAPM_DAC("DAC2L", NULL
, WM8996_POWER_MANAGEMENT_5
, 3, 0),
1034 SND_SOC_DAPM_DAC("DAC2R", NULL
, WM8996_POWER_MANAGEMENT_5
, 2, 0),
1035 SND_SOC_DAPM_DAC("DAC1L", NULL
, WM8996_POWER_MANAGEMENT_5
, 1, 0),
1036 SND_SOC_DAPM_DAC("DAC1R", NULL
, WM8996_POWER_MANAGEMENT_5
, 0, 0),
1038 SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 1,
1039 WM8996_POWER_MANAGEMENT_4
, 9, 0),
1040 SND_SOC_DAPM_AIF_IN("AIF2RX0", "AIF2 Playback", 2,
1041 WM8996_POWER_MANAGEMENT_4
, 8, 0),
1043 SND_SOC_DAPM_AIF_IN("AIF2TX1", "AIF2 Capture", 1,
1044 WM8996_POWER_MANAGEMENT_6
, 9, 0),
1045 SND_SOC_DAPM_AIF_IN("AIF2TX0", "AIF2 Capture", 2,
1046 WM8996_POWER_MANAGEMENT_6
, 8, 0),
1048 SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 5,
1049 WM8996_POWER_MANAGEMENT_4
, 5, 0),
1050 SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 4,
1051 WM8996_POWER_MANAGEMENT_4
, 4, 0),
1052 SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 3,
1053 WM8996_POWER_MANAGEMENT_4
, 3, 0),
1054 SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 2,
1055 WM8996_POWER_MANAGEMENT_4
, 2, 0),
1056 SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 1,
1057 WM8996_POWER_MANAGEMENT_4
, 1, 0),
1058 SND_SOC_DAPM_AIF_IN("AIF1RX0", "AIF1 Playback", 0,
1059 WM8996_POWER_MANAGEMENT_4
, 0, 0),
1061 SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 5,
1062 WM8996_POWER_MANAGEMENT_6
, 5, 0),
1063 SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 4,
1064 WM8996_POWER_MANAGEMENT_6
, 4, 0),
1065 SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 3,
1066 WM8996_POWER_MANAGEMENT_6
, 3, 0),
1067 SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 2,
1068 WM8996_POWER_MANAGEMENT_6
, 2, 0),
1069 SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 1,
1070 WM8996_POWER_MANAGEMENT_6
, 1, 0),
1071 SND_SOC_DAPM_AIF_OUT("AIF1TX0", "AIF1 Capture", 0,
1072 WM8996_POWER_MANAGEMENT_6
, 0, 0),
1074 /* We route as stereo pairs so define some dummy widgets to squash
1075 * things down for now. RXA = 0,1, RXB = 2,3 and so on */
1076 SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM
, 0, 0, NULL
, 0),
1077 SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM
, 0, 0, NULL
, 0),
1078 SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM
, 0, 0, NULL
, 0),
1079 SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM
, 0, 0, NULL
, 0),
1080 SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM
, 0, 0, NULL
, 0),
1082 SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM
, 0, 0, &dsp1rx
),
1083 SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM
, 0, 0, &dsp2rx
),
1084 SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM
, 0, 0, &aif2tx
),
1086 SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM
, 0, 0, &spkl_mux
),
1087 SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM
, 0, 0, &spkr_mux
),
1088 SND_SOC_DAPM_PGA("SPKL PGA", WM8996_LEFT_PDM_SPEAKER
, 4, 0, NULL
, 0),
1089 SND_SOC_DAPM_PGA("SPKR PGA", WM8996_RIGHT_PDM_SPEAKER
, 4, 0, NULL
, 0),
1091 SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8996_POWER_MANAGEMENT_1
, 7, 0, NULL
, 0),
1092 SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8996_ANALOGUE_HP_2
, 5, 0, NULL
, 0),
1093 SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8996_DC_SERVO_1
, 2, 0, dcs_start
,
1094 SND_SOC_DAPM_POST_PMU
),
1095 SND_SOC_DAPM_PGA_S("HPOUT2L_OUTP", 3, WM8996_ANALOGUE_HP_2
, 6, 0, NULL
, 0),
1096 SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM
, HPOUT2L
, 0,
1098 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_PRE_PMD
),
1100 SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8996_POWER_MANAGEMENT_1
, 6, 0,NULL
, 0),
1101 SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8996_ANALOGUE_HP_2
, 1, 0, NULL
, 0),
1102 SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8996_DC_SERVO_1
, 3, 0, dcs_start
,
1103 SND_SOC_DAPM_POST_PMU
),
1104 SND_SOC_DAPM_PGA_S("HPOUT2R_OUTP", 3, WM8996_ANALOGUE_HP_2
, 2, 0, NULL
, 0),
1105 SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM
, HPOUT2R
, 0,
1107 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_PRE_PMD
),
1109 SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8996_POWER_MANAGEMENT_1
, 5, 0, NULL
, 0),
1110 SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8996_ANALOGUE_HP_1
, 5, 0, NULL
, 0),
1111 SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8996_DC_SERVO_1
, 0, 0, dcs_start
,
1112 SND_SOC_DAPM_POST_PMU
),
1113 SND_SOC_DAPM_PGA_S("HPOUT1L_OUTP", 3, WM8996_ANALOGUE_HP_1
, 6, 0, NULL
, 0),
1114 SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM
, HPOUT1L
, 0,
1116 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_PRE_PMD
),
1118 SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8996_POWER_MANAGEMENT_1
, 4, 0, NULL
, 0),
1119 SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8996_ANALOGUE_HP_1
, 1, 0, NULL
, 0),
1120 SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8996_DC_SERVO_1
, 1, 0, dcs_start
,
1121 SND_SOC_DAPM_POST_PMU
),
1122 SND_SOC_DAPM_PGA_S("HPOUT1R_OUTP", 3, WM8996_ANALOGUE_HP_1
, 2, 0, NULL
, 0),
1123 SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM
, HPOUT1R
, 0,
1125 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_PRE_PMD
),
1127 SND_SOC_DAPM_OUTPUT("HPOUT1L"),
1128 SND_SOC_DAPM_OUTPUT("HPOUT1R"),
1129 SND_SOC_DAPM_OUTPUT("HPOUT2L"),
1130 SND_SOC_DAPM_OUTPUT("HPOUT2R"),
1131 SND_SOC_DAPM_OUTPUT("SPKDAT"),
1134 static const struct snd_soc_dapm_route wm8996_dapm_routes
[] = {
1135 { "AIFCLK", NULL
, "SYSCLK" },
1136 { "SYSDSPCLK", NULL
, "SYSCLK" },
1137 { "Charge Pump", NULL
, "SYSCLK" },
1139 { "MICB1", NULL
, "LDO2" },
1140 { "MICB2", NULL
, "LDO2" },
1142 { "IN1L PGA", NULL
, "IN2LN" },
1143 { "IN1L PGA", NULL
, "IN2LP" },
1144 { "IN1L PGA", NULL
, "IN1LN" },
1145 { "IN1L PGA", NULL
, "IN1LP" },
1147 { "IN1R PGA", NULL
, "IN2RN" },
1148 { "IN1R PGA", NULL
, "IN2RP" },
1149 { "IN1R PGA", NULL
, "IN1RN" },
1150 { "IN1R PGA", NULL
, "IN1RP" },
1152 { "ADCL", NULL
, "IN1L PGA" },
1154 { "ADCR", NULL
, "IN1R PGA" },
1156 { "DMIC1L", NULL
, "DMIC1DAT" },
1157 { "DMIC1R", NULL
, "DMIC1DAT" },
1158 { "DMIC2L", NULL
, "DMIC2DAT" },
1159 { "DMIC2R", NULL
, "DMIC2DAT" },
1161 { "DMIC2L", NULL
, "DMIC2" },
1162 { "DMIC2R", NULL
, "DMIC2" },
1163 { "DMIC1L", NULL
, "DMIC1" },
1164 { "DMIC1R", NULL
, "DMIC1" },
1166 { "IN1L Mux", "ADC", "ADCL" },
1167 { "IN1L Mux", "DMIC1", "DMIC1L" },
1168 { "IN1L Mux", "DMIC2", "DMIC2L" },
1170 { "IN1R Mux", "ADC", "ADCR" },
1171 { "IN1R Mux", "DMIC1", "DMIC1R" },
1172 { "IN1R Mux", "DMIC2", "DMIC2R" },
1174 { "IN2L Mux", "ADC", "ADCL" },
1175 { "IN2L Mux", "DMIC1", "DMIC1L" },
1176 { "IN2L Mux", "DMIC2", "DMIC2L" },
1178 { "IN2R Mux", "ADC", "ADCR" },
1179 { "IN2R Mux", "DMIC1", "DMIC1R" },
1180 { "IN2R Mux", "DMIC2", "DMIC2R" },
1182 { "Left Sidetone", "IN1", "IN1L Mux" },
1183 { "Left Sidetone", "IN2", "IN2L Mux" },
1185 { "Right Sidetone", "IN1", "IN1R Mux" },
1186 { "Right Sidetone", "IN2", "IN2R Mux" },
1188 { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
1189 { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
1191 { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
1192 { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
1194 { "AIF1TX0", NULL
, "DSP1TXL" },
1195 { "AIF1TX1", NULL
, "DSP1TXR" },
1196 { "AIF1TX2", NULL
, "DSP2TXL" },
1197 { "AIF1TX3", NULL
, "DSP2TXR" },
1198 { "AIF1TX4", NULL
, "AIF2RX0" },
1199 { "AIF1TX5", NULL
, "AIF2RX1" },
1201 { "AIF1RX0", NULL
, "AIFCLK" },
1202 { "AIF1RX1", NULL
, "AIFCLK" },
1203 { "AIF1RX2", NULL
, "AIFCLK" },
1204 { "AIF1RX3", NULL
, "AIFCLK" },
1205 { "AIF1RX4", NULL
, "AIFCLK" },
1206 { "AIF1RX5", NULL
, "AIFCLK" },
1208 { "AIF2RX0", NULL
, "AIFCLK" },
1209 { "AIF2RX1", NULL
, "AIFCLK" },
1211 { "AIF1TX0", NULL
, "AIFCLK" },
1212 { "AIF1TX1", NULL
, "AIFCLK" },
1213 { "AIF1TX2", NULL
, "AIFCLK" },
1214 { "AIF1TX3", NULL
, "AIFCLK" },
1215 { "AIF1TX4", NULL
, "AIFCLK" },
1216 { "AIF1TX5", NULL
, "AIFCLK" },
1218 { "AIF2TX0", NULL
, "AIFCLK" },
1219 { "AIF2TX1", NULL
, "AIFCLK" },
1221 { "DSP1RXL", NULL
, "SYSDSPCLK" },
1222 { "DSP1RXR", NULL
, "SYSDSPCLK" },
1223 { "DSP2RXL", NULL
, "SYSDSPCLK" },
1224 { "DSP2RXR", NULL
, "SYSDSPCLK" },
1225 { "DSP1TXL", NULL
, "SYSDSPCLK" },
1226 { "DSP1TXR", NULL
, "SYSDSPCLK" },
1227 { "DSP2TXL", NULL
, "SYSDSPCLK" },
1228 { "DSP2TXR", NULL
, "SYSDSPCLK" },
1230 { "AIF1RXA", NULL
, "AIF1RX0" },
1231 { "AIF1RXA", NULL
, "AIF1RX1" },
1232 { "AIF1RXB", NULL
, "AIF1RX2" },
1233 { "AIF1RXB", NULL
, "AIF1RX3" },
1234 { "AIF1RXC", NULL
, "AIF1RX4" },
1235 { "AIF1RXC", NULL
, "AIF1RX5" },
1237 { "AIF2RX", NULL
, "AIF2RX0" },
1238 { "AIF2RX", NULL
, "AIF2RX1" },
1240 { "AIF2TX", "DSP2", "DSP2TX" },
1241 { "AIF2TX", "DSP1", "DSP1RX" },
1242 { "AIF2TX", "AIF1", "AIF1RXC" },
1244 { "DSP1RXL", NULL
, "DSP1RX" },
1245 { "DSP1RXR", NULL
, "DSP1RX" },
1246 { "DSP2RXL", NULL
, "DSP2RX" },
1247 { "DSP2RXR", NULL
, "DSP2RX" },
1249 { "DSP2TX", NULL
, "DSP2TXL" },
1250 { "DSP2TX", NULL
, "DSP2TXR" },
1252 { "DSP1RX", "AIF1", "AIF1RXA" },
1253 { "DSP1RX", "AIF2", "AIF2RX" },
1255 { "DSP2RX", "AIF1", "AIF1RXB" },
1256 { "DSP2RX", "AIF2", "AIF2RX" },
1258 { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
1259 { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
1260 { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1261 { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1263 { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
1264 { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
1265 { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1266 { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1268 { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
1269 { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
1270 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1271 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1273 { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
1274 { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
1275 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1276 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1278 { "DAC1L", NULL
, "DAC1L Mixer" },
1279 { "DAC1R", NULL
, "DAC1R Mixer" },
1280 { "DAC2L", NULL
, "DAC2L Mixer" },
1281 { "DAC2R", NULL
, "DAC2R Mixer" },
1283 { "HPOUT2L PGA", NULL
, "Charge Pump" },
1284 { "HPOUT2L PGA", NULL
, "DAC2L" },
1285 { "HPOUT2L_DLY", NULL
, "HPOUT2L PGA" },
1286 { "HPOUT2L_DCS", NULL
, "HPOUT2L_DLY" },
1287 { "HPOUT2L_OUTP", NULL
, "HPOUT2L_DCS" },
1288 { "HPOUT2L_RMV_SHORT", NULL
, "HPOUT2L_OUTP" },
1290 { "HPOUT2R PGA", NULL
, "Charge Pump" },
1291 { "HPOUT2R PGA", NULL
, "DAC2R" },
1292 { "HPOUT2R_DLY", NULL
, "HPOUT2R PGA" },
1293 { "HPOUT2R_DCS", NULL
, "HPOUT2R_DLY" },
1294 { "HPOUT2R_OUTP", NULL
, "HPOUT2R_DCS" },
1295 { "HPOUT2R_RMV_SHORT", NULL
, "HPOUT2R_OUTP" },
1297 { "HPOUT1L PGA", NULL
, "Charge Pump" },
1298 { "HPOUT1L PGA", NULL
, "DAC1L" },
1299 { "HPOUT1L_DLY", NULL
, "HPOUT1L PGA" },
1300 { "HPOUT1L_DCS", NULL
, "HPOUT1L_DLY" },
1301 { "HPOUT1L_OUTP", NULL
, "HPOUT1L_DCS" },
1302 { "HPOUT1L_RMV_SHORT", NULL
, "HPOUT1L_OUTP" },
1304 { "HPOUT1R PGA", NULL
, "Charge Pump" },
1305 { "HPOUT1R PGA", NULL
, "DAC1R" },
1306 { "HPOUT1R_DLY", NULL
, "HPOUT1R PGA" },
1307 { "HPOUT1R_DCS", NULL
, "HPOUT1R_DLY" },
1308 { "HPOUT1R_OUTP", NULL
, "HPOUT1R_DCS" },
1309 { "HPOUT1R_RMV_SHORT", NULL
, "HPOUT1R_OUTP" },
1311 { "HPOUT2L", NULL
, "HPOUT2L_RMV_SHORT" },
1312 { "HPOUT2R", NULL
, "HPOUT2R_RMV_SHORT" },
1313 { "HPOUT1L", NULL
, "HPOUT1L_RMV_SHORT" },
1314 { "HPOUT1R", NULL
, "HPOUT1R_RMV_SHORT" },
1316 { "SPKL", "DAC1L", "DAC1L" },
1317 { "SPKL", "DAC1R", "DAC1R" },
1318 { "SPKL", "DAC2L", "DAC2L" },
1319 { "SPKL", "DAC2R", "DAC2R" },
1321 { "SPKR", "DAC1L", "DAC1L" },
1322 { "SPKR", "DAC1R", "DAC1R" },
1323 { "SPKR", "DAC2L", "DAC2L" },
1324 { "SPKR", "DAC2R", "DAC2R" },
1326 { "SPKL PGA", NULL
, "SPKL" },
1327 { "SPKR PGA", NULL
, "SPKR" },
1329 { "SPKDAT", NULL
, "SPKL PGA" },
1330 { "SPKDAT", NULL
, "SPKR PGA" },
1333 static int wm8996_readable_register(struct snd_soc_codec
*codec
,
1336 /* Due to the sparseness of the register map the compiler
1337 * output from an explicit switch statement ends up being much
1338 * more efficient than a table.
1341 case WM8996_SOFTWARE_RESET
:
1342 case WM8996_POWER_MANAGEMENT_1
:
1343 case WM8996_POWER_MANAGEMENT_2
:
1344 case WM8996_POWER_MANAGEMENT_3
:
1345 case WM8996_POWER_MANAGEMENT_4
:
1346 case WM8996_POWER_MANAGEMENT_5
:
1347 case WM8996_POWER_MANAGEMENT_6
:
1348 case WM8996_POWER_MANAGEMENT_7
:
1349 case WM8996_POWER_MANAGEMENT_8
:
1350 case WM8996_LEFT_LINE_INPUT_VOLUME
:
1351 case WM8996_RIGHT_LINE_INPUT_VOLUME
:
1352 case WM8996_LINE_INPUT_CONTROL
:
1353 case WM8996_DAC1_HPOUT1_VOLUME
:
1354 case WM8996_DAC2_HPOUT2_VOLUME
:
1355 case WM8996_DAC1_LEFT_VOLUME
:
1356 case WM8996_DAC1_RIGHT_VOLUME
:
1357 case WM8996_DAC2_LEFT_VOLUME
:
1358 case WM8996_DAC2_RIGHT_VOLUME
:
1359 case WM8996_OUTPUT1_LEFT_VOLUME
:
1360 case WM8996_OUTPUT1_RIGHT_VOLUME
:
1361 case WM8996_OUTPUT2_LEFT_VOLUME
:
1362 case WM8996_OUTPUT2_RIGHT_VOLUME
:
1363 case WM8996_MICBIAS_1
:
1364 case WM8996_MICBIAS_2
:
1367 case WM8996_ACCESSORY_DETECT_MODE_1
:
1368 case WM8996_ACCESSORY_DETECT_MODE_2
:
1369 case WM8996_HEADPHONE_DETECT_1
:
1370 case WM8996_HEADPHONE_DETECT_2
:
1371 case WM8996_MIC_DETECT_1
:
1372 case WM8996_MIC_DETECT_2
:
1373 case WM8996_MIC_DETECT_3
:
1374 case WM8996_CHARGE_PUMP_1
:
1375 case WM8996_CHARGE_PUMP_2
:
1376 case WM8996_DC_SERVO_1
:
1377 case WM8996_DC_SERVO_2
:
1378 case WM8996_DC_SERVO_3
:
1379 case WM8996_DC_SERVO_5
:
1380 case WM8996_DC_SERVO_6
:
1381 case WM8996_DC_SERVO_7
:
1382 case WM8996_DC_SERVO_READBACK_0
:
1383 case WM8996_ANALOGUE_HP_1
:
1384 case WM8996_ANALOGUE_HP_2
:
1385 case WM8996_CHIP_REVISION
:
1386 case WM8996_CONTROL_INTERFACE_1
:
1387 case WM8996_WRITE_SEQUENCER_CTRL_1
:
1388 case WM8996_WRITE_SEQUENCER_CTRL_2
:
1389 case WM8996_AIF_CLOCKING_1
:
1390 case WM8996_AIF_CLOCKING_2
:
1391 case WM8996_CLOCKING_1
:
1392 case WM8996_CLOCKING_2
:
1393 case WM8996_AIF_RATE
:
1394 case WM8996_FLL_CONTROL_1
:
1395 case WM8996_FLL_CONTROL_2
:
1396 case WM8996_FLL_CONTROL_3
:
1397 case WM8996_FLL_CONTROL_4
:
1398 case WM8996_FLL_CONTROL_5
:
1399 case WM8996_FLL_CONTROL_6
:
1400 case WM8996_FLL_EFS_1
:
1401 case WM8996_FLL_EFS_2
:
1402 case WM8996_AIF1_CONTROL
:
1403 case WM8996_AIF1_BCLK
:
1404 case WM8996_AIF1_TX_LRCLK_1
:
1405 case WM8996_AIF1_TX_LRCLK_2
:
1406 case WM8996_AIF1_RX_LRCLK_1
:
1407 case WM8996_AIF1_RX_LRCLK_2
:
1408 case WM8996_AIF1TX_DATA_CONFIGURATION_1
:
1409 case WM8996_AIF1TX_DATA_CONFIGURATION_2
:
1410 case WM8996_AIF1RX_DATA_CONFIGURATION
:
1411 case WM8996_AIF1TX_CHANNEL_0_CONFIGURATION
:
1412 case WM8996_AIF1TX_CHANNEL_1_CONFIGURATION
:
1413 case WM8996_AIF1TX_CHANNEL_2_CONFIGURATION
:
1414 case WM8996_AIF1TX_CHANNEL_3_CONFIGURATION
:
1415 case WM8996_AIF1TX_CHANNEL_4_CONFIGURATION
:
1416 case WM8996_AIF1TX_CHANNEL_5_CONFIGURATION
:
1417 case WM8996_AIF1RX_CHANNEL_0_CONFIGURATION
:
1418 case WM8996_AIF1RX_CHANNEL_1_CONFIGURATION
:
1419 case WM8996_AIF1RX_CHANNEL_2_CONFIGURATION
:
1420 case WM8996_AIF1RX_CHANNEL_3_CONFIGURATION
:
1421 case WM8996_AIF1RX_CHANNEL_4_CONFIGURATION
:
1422 case WM8996_AIF1RX_CHANNEL_5_CONFIGURATION
:
1423 case WM8996_AIF1RX_MONO_CONFIGURATION
:
1424 case WM8996_AIF1TX_TEST
:
1425 case WM8996_AIF2_CONTROL
:
1426 case WM8996_AIF2_BCLK
:
1427 case WM8996_AIF2_TX_LRCLK_1
:
1428 case WM8996_AIF2_TX_LRCLK_2
:
1429 case WM8996_AIF2_RX_LRCLK_1
:
1430 case WM8996_AIF2_RX_LRCLK_2
:
1431 case WM8996_AIF2TX_DATA_CONFIGURATION_1
:
1432 case WM8996_AIF2TX_DATA_CONFIGURATION_2
:
1433 case WM8996_AIF2RX_DATA_CONFIGURATION
:
1434 case WM8996_AIF2TX_CHANNEL_0_CONFIGURATION
:
1435 case WM8996_AIF2TX_CHANNEL_1_CONFIGURATION
:
1436 case WM8996_AIF2RX_CHANNEL_0_CONFIGURATION
:
1437 case WM8996_AIF2RX_CHANNEL_1_CONFIGURATION
:
1438 case WM8996_AIF2RX_MONO_CONFIGURATION
:
1439 case WM8996_AIF2TX_TEST
:
1440 case WM8996_DSP1_TX_LEFT_VOLUME
:
1441 case WM8996_DSP1_TX_RIGHT_VOLUME
:
1442 case WM8996_DSP1_RX_LEFT_VOLUME
:
1443 case WM8996_DSP1_RX_RIGHT_VOLUME
:
1444 case WM8996_DSP1_TX_FILTERS
:
1445 case WM8996_DSP1_RX_FILTERS_1
:
1446 case WM8996_DSP1_RX_FILTERS_2
:
1447 case WM8996_DSP1_DRC_1
:
1448 case WM8996_DSP1_DRC_2
:
1449 case WM8996_DSP1_DRC_3
:
1450 case WM8996_DSP1_DRC_4
:
1451 case WM8996_DSP1_DRC_5
:
1452 case WM8996_DSP1_RX_EQ_GAINS_1
:
1453 case WM8996_DSP1_RX_EQ_GAINS_2
:
1454 case WM8996_DSP1_RX_EQ_BAND_1_A
:
1455 case WM8996_DSP1_RX_EQ_BAND_1_B
:
1456 case WM8996_DSP1_RX_EQ_BAND_1_PG
:
1457 case WM8996_DSP1_RX_EQ_BAND_2_A
:
1458 case WM8996_DSP1_RX_EQ_BAND_2_B
:
1459 case WM8996_DSP1_RX_EQ_BAND_2_C
:
1460 case WM8996_DSP1_RX_EQ_BAND_2_PG
:
1461 case WM8996_DSP1_RX_EQ_BAND_3_A
:
1462 case WM8996_DSP1_RX_EQ_BAND_3_B
:
1463 case WM8996_DSP1_RX_EQ_BAND_3_C
:
1464 case WM8996_DSP1_RX_EQ_BAND_3_PG
:
1465 case WM8996_DSP1_RX_EQ_BAND_4_A
:
1466 case WM8996_DSP1_RX_EQ_BAND_4_B
:
1467 case WM8996_DSP1_RX_EQ_BAND_4_C
:
1468 case WM8996_DSP1_RX_EQ_BAND_4_PG
:
1469 case WM8996_DSP1_RX_EQ_BAND_5_A
:
1470 case WM8996_DSP1_RX_EQ_BAND_5_B
:
1471 case WM8996_DSP1_RX_EQ_BAND_5_PG
:
1472 case WM8996_DSP2_TX_LEFT_VOLUME
:
1473 case WM8996_DSP2_TX_RIGHT_VOLUME
:
1474 case WM8996_DSP2_RX_LEFT_VOLUME
:
1475 case WM8996_DSP2_RX_RIGHT_VOLUME
:
1476 case WM8996_DSP2_TX_FILTERS
:
1477 case WM8996_DSP2_RX_FILTERS_1
:
1478 case WM8996_DSP2_RX_FILTERS_2
:
1479 case WM8996_DSP2_DRC_1
:
1480 case WM8996_DSP2_DRC_2
:
1481 case WM8996_DSP2_DRC_3
:
1482 case WM8996_DSP2_DRC_4
:
1483 case WM8996_DSP2_DRC_5
:
1484 case WM8996_DSP2_RX_EQ_GAINS_1
:
1485 case WM8996_DSP2_RX_EQ_GAINS_2
:
1486 case WM8996_DSP2_RX_EQ_BAND_1_A
:
1487 case WM8996_DSP2_RX_EQ_BAND_1_B
:
1488 case WM8996_DSP2_RX_EQ_BAND_1_PG
:
1489 case WM8996_DSP2_RX_EQ_BAND_2_A
:
1490 case WM8996_DSP2_RX_EQ_BAND_2_B
:
1491 case WM8996_DSP2_RX_EQ_BAND_2_C
:
1492 case WM8996_DSP2_RX_EQ_BAND_2_PG
:
1493 case WM8996_DSP2_RX_EQ_BAND_3_A
:
1494 case WM8996_DSP2_RX_EQ_BAND_3_B
:
1495 case WM8996_DSP2_RX_EQ_BAND_3_C
:
1496 case WM8996_DSP2_RX_EQ_BAND_3_PG
:
1497 case WM8996_DSP2_RX_EQ_BAND_4_A
:
1498 case WM8996_DSP2_RX_EQ_BAND_4_B
:
1499 case WM8996_DSP2_RX_EQ_BAND_4_C
:
1500 case WM8996_DSP2_RX_EQ_BAND_4_PG
:
1501 case WM8996_DSP2_RX_EQ_BAND_5_A
:
1502 case WM8996_DSP2_RX_EQ_BAND_5_B
:
1503 case WM8996_DSP2_RX_EQ_BAND_5_PG
:
1504 case WM8996_DAC1_MIXER_VOLUMES
:
1505 case WM8996_DAC1_LEFT_MIXER_ROUTING
:
1506 case WM8996_DAC1_RIGHT_MIXER_ROUTING
:
1507 case WM8996_DAC2_MIXER_VOLUMES
:
1508 case WM8996_DAC2_LEFT_MIXER_ROUTING
:
1509 case WM8996_DAC2_RIGHT_MIXER_ROUTING
:
1510 case WM8996_DSP1_TX_LEFT_MIXER_ROUTING
:
1511 case WM8996_DSP1_TX_RIGHT_MIXER_ROUTING
:
1512 case WM8996_DSP2_TX_LEFT_MIXER_ROUTING
:
1513 case WM8996_DSP2_TX_RIGHT_MIXER_ROUTING
:
1514 case WM8996_DSP_TX_MIXER_SELECT
:
1515 case WM8996_DAC_SOFTMUTE
:
1516 case WM8996_OVERSAMPLING
:
1517 case WM8996_SIDETONE
:
1523 case WM8996_PULL_CONTROL_1
:
1524 case WM8996_PULL_CONTROL_2
:
1525 case WM8996_INTERRUPT_STATUS_1
:
1526 case WM8996_INTERRUPT_STATUS_2
:
1527 case WM8996_INTERRUPT_RAW_STATUS_2
:
1528 case WM8996_INTERRUPT_STATUS_1_MASK
:
1529 case WM8996_INTERRUPT_STATUS_2_MASK
:
1530 case WM8996_INTERRUPT_CONTROL
:
1531 case WM8996_LEFT_PDM_SPEAKER
:
1532 case WM8996_RIGHT_PDM_SPEAKER
:
1533 case WM8996_PDM_SPEAKER_MUTE_SEQUENCE
:
1534 case WM8996_PDM_SPEAKER_VOLUME
:
1541 static int wm8996_volatile_register(struct snd_soc_codec
*codec
,
1545 case WM8996_SOFTWARE_RESET
:
1546 case WM8996_CHIP_REVISION
:
1549 case WM8996_INTERRUPT_STATUS_1
:
1550 case WM8996_INTERRUPT_STATUS_2
:
1551 case WM8996_INTERRUPT_RAW_STATUS_2
:
1552 case WM8996_DC_SERVO_READBACK_0
:
1553 case WM8996_DC_SERVO_2
:
1554 case WM8996_DC_SERVO_6
:
1555 case WM8996_DC_SERVO_7
:
1556 case WM8996_FLL_CONTROL_6
:
1557 case WM8996_MIC_DETECT_3
:
1558 case WM8996_HEADPHONE_DETECT_1
:
1559 case WM8996_HEADPHONE_DETECT_2
:
1566 static int wm8996_reset(struct snd_soc_codec
*codec
)
1568 return snd_soc_write(codec
, WM8996_SOFTWARE_RESET
, 0x8915);
1571 static const int bclk_divs
[] = {
1572 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
1575 static void wm8996_update_bclk(struct snd_soc_codec
*codec
)
1577 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
1578 int aif
, best
, cur_val
, bclk_rate
, bclk_reg
, i
;
1580 /* Don't bother if we're in a low frequency idle mode that
1581 * can't support audio.
1583 if (wm8996
->sysclk
< 64000)
1586 for (aif
= 0; aif
< WM8996_AIFS
; aif
++) {
1589 bclk_reg
= WM8996_AIF1_BCLK
;
1592 bclk_reg
= WM8996_AIF2_BCLK
;
1596 bclk_rate
= wm8996
->bclk_rate
[aif
];
1598 /* Pick a divisor for BCLK as close as we can get to ideal */
1600 for (i
= 0; i
< ARRAY_SIZE(bclk_divs
); i
++) {
1601 cur_val
= (wm8996
->sysclk
/ bclk_divs
[i
]) - bclk_rate
;
1602 if (cur_val
< 0) /* BCLK table is sorted */
1606 bclk_rate
= wm8996
->sysclk
/ bclk_divs
[best
];
1607 dev_dbg(codec
->dev
, "Using BCLK_DIV %d for actual BCLK %dHz\n",
1608 bclk_divs
[best
], bclk_rate
);
1610 snd_soc_update_bits(codec
, bclk_reg
,
1611 WM8996_AIF1_BCLK_DIV_MASK
, best
);
1615 static int wm8996_set_bias_level(struct snd_soc_codec
*codec
,
1616 enum snd_soc_bias_level level
)
1618 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
1622 case SND_SOC_BIAS_ON
:
1625 case SND_SOC_BIAS_PREPARE
:
1626 if (codec
->dapm
.bias_level
== SND_SOC_BIAS_STANDBY
) {
1627 snd_soc_update_bits(codec
, WM8996_POWER_MANAGEMENT_1
,
1628 WM8996_BG_ENA
, WM8996_BG_ENA
);
1633 case SND_SOC_BIAS_STANDBY
:
1634 if (codec
->dapm
.bias_level
== SND_SOC_BIAS_OFF
) {
1635 ret
= regulator_bulk_enable(ARRAY_SIZE(wm8996
->supplies
),
1639 "Failed to enable supplies: %d\n",
1644 if (wm8996
->pdata
.ldo_ena
>= 0) {
1645 gpio_set_value_cansleep(wm8996
->pdata
.ldo_ena
,
1650 codec
->cache_only
= false;
1651 snd_soc_cache_sync(codec
);
1654 snd_soc_update_bits(codec
, WM8996_POWER_MANAGEMENT_1
,
1658 case SND_SOC_BIAS_OFF
:
1659 codec
->cache_only
= true;
1660 if (wm8996
->pdata
.ldo_ena
>= 0)
1661 gpio_set_value_cansleep(wm8996
->pdata
.ldo_ena
, 0);
1662 regulator_bulk_disable(ARRAY_SIZE(wm8996
->supplies
),
1667 codec
->dapm
.bias_level
= level
;
1672 static int wm8996_set_fmt(struct snd_soc_dai
*dai
, unsigned int fmt
)
1674 struct snd_soc_codec
*codec
= dai
->codec
;
1679 int aifctrl_reg
, bclk_reg
, lrclk_tx_reg
, lrclk_rx_reg
;
1683 aifctrl_reg
= WM8996_AIF1_CONTROL
;
1684 bclk_reg
= WM8996_AIF1_BCLK
;
1685 lrclk_tx_reg
= WM8996_AIF1_TX_LRCLK_2
;
1686 lrclk_rx_reg
= WM8996_AIF1_RX_LRCLK_2
;
1689 aifctrl_reg
= WM8996_AIF2_CONTROL
;
1690 bclk_reg
= WM8996_AIF2_BCLK
;
1691 lrclk_tx_reg
= WM8996_AIF2_TX_LRCLK_2
;
1692 lrclk_rx_reg
= WM8996_AIF2_RX_LRCLK_2
;
1699 switch (fmt
& SND_SOC_DAIFMT_INV_MASK
) {
1700 case SND_SOC_DAIFMT_NB_NF
:
1702 case SND_SOC_DAIFMT_IB_NF
:
1703 bclk
|= WM8996_AIF1_BCLK_INV
;
1705 case SND_SOC_DAIFMT_NB_IF
:
1706 lrclk_tx
|= WM8996_AIF1TX_LRCLK_INV
;
1707 lrclk_rx
|= WM8996_AIF1RX_LRCLK_INV
;
1709 case SND_SOC_DAIFMT_IB_IF
:
1710 bclk
|= WM8996_AIF1_BCLK_INV
;
1711 lrclk_tx
|= WM8996_AIF1TX_LRCLK_INV
;
1712 lrclk_rx
|= WM8996_AIF1RX_LRCLK_INV
;
1716 switch (fmt
& SND_SOC_DAIFMT_MASTER_MASK
) {
1717 case SND_SOC_DAIFMT_CBS_CFS
:
1719 case SND_SOC_DAIFMT_CBS_CFM
:
1720 lrclk_tx
|= WM8996_AIF1TX_LRCLK_MSTR
;
1721 lrclk_rx
|= WM8996_AIF1RX_LRCLK_MSTR
;
1723 case SND_SOC_DAIFMT_CBM_CFS
:
1724 bclk
|= WM8996_AIF1_BCLK_MSTR
;
1726 case SND_SOC_DAIFMT_CBM_CFM
:
1727 bclk
|= WM8996_AIF1_BCLK_MSTR
;
1728 lrclk_tx
|= WM8996_AIF1TX_LRCLK_MSTR
;
1729 lrclk_rx
|= WM8996_AIF1RX_LRCLK_MSTR
;
1735 switch (fmt
& SND_SOC_DAIFMT_FORMAT_MASK
) {
1736 case SND_SOC_DAIFMT_DSP_A
:
1738 case SND_SOC_DAIFMT_DSP_B
:
1741 case SND_SOC_DAIFMT_I2S
:
1744 case SND_SOC_DAIFMT_LEFT_J
:
1751 snd_soc_update_bits(codec
, aifctrl_reg
, WM8996_AIF1_FMT_MASK
, aifctrl
);
1752 snd_soc_update_bits(codec
, bclk_reg
,
1753 WM8996_AIF1_BCLK_INV
| WM8996_AIF1_BCLK_MSTR
,
1755 snd_soc_update_bits(codec
, lrclk_tx_reg
,
1756 WM8996_AIF1TX_LRCLK_INV
|
1757 WM8996_AIF1TX_LRCLK_MSTR
,
1759 snd_soc_update_bits(codec
, lrclk_rx_reg
,
1760 WM8996_AIF1RX_LRCLK_INV
|
1761 WM8996_AIF1RX_LRCLK_MSTR
,
1767 static const int dsp_divs
[] = {
1768 48000, 32000, 16000, 8000
1771 static int wm8996_hw_params(struct snd_pcm_substream
*substream
,
1772 struct snd_pcm_hw_params
*params
,
1773 struct snd_soc_dai
*dai
)
1775 struct snd_soc_codec
*codec
= dai
->codec
;
1776 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
1777 int bits
, i
, bclk_rate
;
1781 int aifdata_reg
, lrclk_reg
, dsp_shift
;
1785 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
||
1786 (snd_soc_read(codec
, WM8996_GPIO_1
)) & WM8996_GP1_FN_MASK
) {
1787 aifdata_reg
= WM8996_AIF1RX_DATA_CONFIGURATION
;
1788 lrclk_reg
= WM8996_AIF1_RX_LRCLK_1
;
1790 aifdata_reg
= WM8996_AIF1TX_DATA_CONFIGURATION_1
;
1791 lrclk_reg
= WM8996_AIF1_TX_LRCLK_1
;
1796 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
||
1797 (snd_soc_read(codec
, WM8996_GPIO_2
)) & WM8996_GP2_FN_MASK
) {
1798 aifdata_reg
= WM8996_AIF2RX_DATA_CONFIGURATION
;
1799 lrclk_reg
= WM8996_AIF2_RX_LRCLK_1
;
1801 aifdata_reg
= WM8996_AIF2TX_DATA_CONFIGURATION_1
;
1802 lrclk_reg
= WM8996_AIF2_TX_LRCLK_1
;
1804 dsp_shift
= WM8996_DSP2_DIV_SHIFT
;
1811 bclk_rate
= snd_soc_params_to_bclk(params
);
1812 if (bclk_rate
< 0) {
1813 dev_err(codec
->dev
, "Unsupported BCLK rate: %d\n", bclk_rate
);
1817 wm8996
->bclk_rate
[dai
->id
] = bclk_rate
;
1818 wm8996
->rx_rate
[dai
->id
] = params_rate(params
);
1820 /* Needs looking at for TDM */
1821 bits
= snd_pcm_format_width(params_format(params
));
1824 aifdata
|= (bits
<< WM8996_AIF1TX_WL_SHIFT
) | bits
;
1826 for (i
= 0; i
< ARRAY_SIZE(dsp_divs
); i
++) {
1827 if (dsp_divs
[i
] == params_rate(params
))
1830 if (i
== ARRAY_SIZE(dsp_divs
)) {
1831 dev_err(codec
->dev
, "Unsupported sample rate %dHz\n",
1832 params_rate(params
));
1835 dsp
|= i
<< dsp_shift
;
1837 wm8996_update_bclk(codec
);
1839 lrclk
= bclk_rate
/ params_rate(params
);
1840 dev_dbg(dai
->dev
, "Using LRCLK rate %d for actual LRCLK %dHz\n",
1841 lrclk
, bclk_rate
/ lrclk
);
1843 snd_soc_update_bits(codec
, aifdata_reg
,
1844 WM8996_AIF1TX_WL_MASK
|
1845 WM8996_AIF1TX_SLOT_LEN_MASK
,
1847 snd_soc_update_bits(codec
, lrclk_reg
, WM8996_AIF1RX_RATE_MASK
,
1849 snd_soc_update_bits(codec
, WM8996_AIF_CLOCKING_2
,
1850 WM8996_DSP1_DIV_SHIFT
<< dsp_shift
, dsp
);
1855 static int wm8996_set_sysclk(struct snd_soc_dai
*dai
,
1856 int clk_id
, unsigned int freq
, int dir
)
1858 struct snd_soc_codec
*codec
= dai
->codec
;
1859 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
1865 if (freq
== wm8996
->sysclk
&& clk_id
== wm8996
->sysclk_src
)
1868 /* Disable SYSCLK while we reconfigure */
1869 old
= snd_soc_read(codec
, WM8996_AIF_CLOCKING_1
) & WM8996_SYSCLK_ENA
;
1870 snd_soc_update_bits(codec
, WM8996_AIF_CLOCKING_1
,
1871 WM8996_SYSCLK_ENA
, 0);
1874 case WM8996_SYSCLK_MCLK1
:
1875 wm8996
->sysclk
= freq
;
1878 case WM8996_SYSCLK_MCLK2
:
1879 wm8996
->sysclk
= freq
;
1882 case WM8996_SYSCLK_FLL
:
1883 wm8996
->sysclk
= freq
;
1887 dev_err(codec
->dev
, "Unsupported clock source %d\n", clk_id
);
1891 switch (wm8996
->sysclk
) {
1893 snd_soc_update_bits(codec
, WM8996_AIF_RATE
,
1894 WM8996_SYSCLK_RATE
, 0);
1897 ratediv
= WM8996_SYSCLK_DIV
;
1899 snd_soc_update_bits(codec
, WM8996_AIF_RATE
,
1900 WM8996_SYSCLK_RATE
, WM8996_SYSCLK_RATE
);
1904 lfclk
= WM8996_LFCLK_ENA
;
1907 dev_warn(codec
->dev
, "Unsupported clock rate %dHz\n",
1912 wm8996_update_bclk(codec
);
1914 snd_soc_update_bits(codec
, WM8996_AIF_CLOCKING_1
,
1915 WM8996_SYSCLK_SRC_MASK
| WM8996_SYSCLK_DIV_MASK
,
1916 src
<< WM8996_SYSCLK_SRC_SHIFT
| ratediv
);
1917 snd_soc_update_bits(codec
, WM8996_CLOCKING_1
, WM8996_LFCLK_ENA
, lfclk
);
1918 snd_soc_update_bits(codec
, WM8996_AIF_CLOCKING_1
,
1919 WM8996_SYSCLK_ENA
, old
);
1921 wm8996
->sysclk_src
= clk_id
;
1943 { 0, 64000, 4, 16 },
1944 { 64000, 128000, 3, 8 },
1945 { 128000, 256000, 2, 4 },
1946 { 256000, 1000000, 1, 2 },
1947 { 1000000, 13500000, 0, 1 },
1950 static int fll_factors(struct _fll_div
*fll_div
, unsigned int Fref
,
1953 unsigned int target
;
1955 unsigned int fratio
, gcd_fll
;
1958 /* Fref must be <=13.5MHz */
1960 fll_div
->fll_refclk_div
= 0;
1961 while ((Fref
/ div
) > 13500000) {
1963 fll_div
->fll_refclk_div
++;
1966 pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
1972 pr_debug("FLL Fref=%u Fout=%u\n", Fref
, Fout
);
1974 /* Apply the division for our remaining calculations */
1977 if (Fref
>= 3000000)
1978 fll_div
->fll_loop_gain
= 5;
1980 fll_div
->fll_loop_gain
= 0;
1983 fll_div
->fll_ref_freq
= 0;
1985 fll_div
->fll_ref_freq
= 1;
1987 /* Fvco should be 90-100MHz; don't check the upper bound */
1989 while (Fout
* div
< 90000000) {
1992 pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
1997 target
= Fout
* div
;
1998 fll_div
->fll_outdiv
= div
- 1;
2000 pr_debug("FLL Fvco=%dHz\n", target
);
2002 /* Find an appropraite FLL_FRATIO and factor it out of the target */
2003 for (i
= 0; i
< ARRAY_SIZE(fll_fratios
); i
++) {
2004 if (fll_fratios
[i
].min
<= Fref
&& Fref
<= fll_fratios
[i
].max
) {
2005 fll_div
->fll_fratio
= fll_fratios
[i
].fll_fratio
;
2006 fratio
= fll_fratios
[i
].ratio
;
2010 if (i
== ARRAY_SIZE(fll_fratios
)) {
2011 pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref
);
2015 fll_div
->n
= target
/ (fratio
* Fref
);
2017 if (target
% Fref
== 0) {
2019 fll_div
->lambda
= 0;
2021 gcd_fll
= gcd(target
, fratio
* Fref
);
2023 fll_div
->theta
= (target
- (fll_div
->n
* fratio
* Fref
))
2025 fll_div
->lambda
= (fratio
* Fref
) / gcd_fll
;
2028 pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
2029 fll_div
->n
, fll_div
->theta
, fll_div
->lambda
);
2030 pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
2031 fll_div
->fll_fratio
, fll_div
->fll_outdiv
,
2032 fll_div
->fll_refclk_div
);
2037 static int wm8996_set_fll(struct snd_soc_codec
*codec
, int fll_id
, int source
,
2038 unsigned int Fref
, unsigned int Fout
)
2040 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
2041 struct i2c_client
*i2c
= to_i2c_client(codec
->dev
);
2042 struct _fll_div fll_div
;
2043 unsigned long timeout
;
2047 if (source
== wm8996
->fll_src
&& Fref
== wm8996
->fll_fref
&&
2048 Fout
== wm8996
->fll_fout
)
2052 dev_dbg(codec
->dev
, "FLL disabled\n");
2054 wm8996
->fll_fref
= 0;
2055 wm8996
->fll_fout
= 0;
2057 snd_soc_update_bits(codec
, WM8996_FLL_CONTROL_1
,
2063 ret
= fll_factors(&fll_div
, Fref
, Fout
);
2068 case WM8996_FLL_MCLK1
:
2071 case WM8996_FLL_MCLK2
:
2074 case WM8996_FLL_DACLRCLK1
:
2077 case WM8996_FLL_BCLK1
:
2081 dev_err(codec
->dev
, "Unknown FLL source %d\n", ret
);
2085 reg
|= fll_div
.fll_refclk_div
<< WM8996_FLL_REFCLK_DIV_SHIFT
;
2086 reg
|= fll_div
.fll_ref_freq
<< WM8996_FLL_REF_FREQ_SHIFT
;
2088 snd_soc_update_bits(codec
, WM8996_FLL_CONTROL_5
,
2089 WM8996_FLL_REFCLK_DIV_MASK
| WM8996_FLL_REF_FREQ
|
2090 WM8996_FLL_REFCLK_SRC_MASK
, reg
);
2093 if (fll_div
.theta
|| fll_div
.lambda
)
2094 reg
|= WM8996_FLL_EFS_ENA
| (3 << WM8996_FLL_LFSR_SEL_SHIFT
);
2096 reg
|= 1 << WM8996_FLL_LFSR_SEL_SHIFT
;
2097 snd_soc_write(codec
, WM8996_FLL_EFS_2
, reg
);
2099 snd_soc_update_bits(codec
, WM8996_FLL_CONTROL_2
,
2100 WM8996_FLL_OUTDIV_MASK
|
2101 WM8996_FLL_FRATIO_MASK
,
2102 (fll_div
.fll_outdiv
<< WM8996_FLL_OUTDIV_SHIFT
) |
2103 (fll_div
.fll_fratio
));
2105 snd_soc_write(codec
, WM8996_FLL_CONTROL_3
, fll_div
.theta
);
2107 snd_soc_update_bits(codec
, WM8996_FLL_CONTROL_4
,
2108 WM8996_FLL_N_MASK
| WM8996_FLL_LOOP_GAIN_MASK
,
2109 (fll_div
.n
<< WM8996_FLL_N_SHIFT
) |
2110 fll_div
.fll_loop_gain
);
2112 snd_soc_write(codec
, WM8996_FLL_EFS_1
, fll_div
.lambda
);
2114 /* Clear any pending completions (eg, from failed startups) */
2115 try_wait_for_completion(&wm8996
->fll_lock
);
2117 snd_soc_update_bits(codec
, WM8996_FLL_CONTROL_1
,
2118 WM8996_FLL_ENA
, WM8996_FLL_ENA
);
2120 /* The FLL supports live reconfiguration - kick that in case we were
2123 snd_soc_write(codec
, WM8996_FLL_CONTROL_6
, WM8996_FLL_SWITCH_CLK
);
2125 /* Wait for the FLL to lock, using the interrupt if possible */
2127 timeout
= usecs_to_jiffies(300);
2129 timeout
= msecs_to_jiffies(2);
2131 /* Allow substantially longer if we've actually got the IRQ */
2135 ret
= wait_for_completion_timeout(&wm8996
->fll_lock
, timeout
);
2137 if (ret
== 0 && i2c
->irq
) {
2138 dev_err(codec
->dev
, "Timed out waiting for FLL\n");
2144 dev_dbg(codec
->dev
, "FLL configured for %dHz->%dHz\n", Fref
, Fout
);
2146 wm8996
->fll_fref
= Fref
;
2147 wm8996
->fll_fout
= Fout
;
2148 wm8996
->fll_src
= source
;
2153 #ifdef CONFIG_GPIOLIB
2154 static inline struct wm8996_priv
*gpio_to_wm8996(struct gpio_chip
*chip
)
2156 return container_of(chip
, struct wm8996_priv
, gpio_chip
);
2159 static void wm8996_gpio_set(struct gpio_chip
*chip
, unsigned offset
, int value
)
2161 struct wm8996_priv
*wm8996
= gpio_to_wm8996(chip
);
2162 struct snd_soc_codec
*codec
= wm8996
->codec
;
2164 snd_soc_update_bits(codec
, WM8996_GPIO_1
+ offset
,
2165 WM8996_GP1_LVL
, !!value
<< WM8996_GP1_LVL_SHIFT
);
2168 static int wm8996_gpio_direction_out(struct gpio_chip
*chip
,
2169 unsigned offset
, int value
)
2171 struct wm8996_priv
*wm8996
= gpio_to_wm8996(chip
);
2172 struct snd_soc_codec
*codec
= wm8996
->codec
;
2175 val
= (1 << WM8996_GP1_FN_SHIFT
) | (!!value
<< WM8996_GP1_LVL_SHIFT
);
2177 return snd_soc_update_bits(codec
, WM8996_GPIO_1
+ offset
,
2178 WM8996_GP1_FN_MASK
| WM8996_GP1_DIR
|
2179 WM8996_GP1_LVL
, val
);
2182 static int wm8996_gpio_get(struct gpio_chip
*chip
, unsigned offset
)
2184 struct wm8996_priv
*wm8996
= gpio_to_wm8996(chip
);
2185 struct snd_soc_codec
*codec
= wm8996
->codec
;
2188 ret
= snd_soc_read(codec
, WM8996_GPIO_1
+ offset
);
2192 return (ret
& WM8996_GP1_LVL
) != 0;
2195 static int wm8996_gpio_direction_in(struct gpio_chip
*chip
, unsigned offset
)
2197 struct wm8996_priv
*wm8996
= gpio_to_wm8996(chip
);
2198 struct snd_soc_codec
*codec
= wm8996
->codec
;
2200 return snd_soc_update_bits(codec
, WM8996_GPIO_1
+ offset
,
2201 WM8996_GP1_FN_MASK
| WM8996_GP1_DIR
,
2202 (1 << WM8996_GP1_FN_SHIFT
) |
2203 (1 << WM8996_GP1_DIR_SHIFT
));
2206 static struct gpio_chip wm8996_template_chip
= {
2208 .owner
= THIS_MODULE
,
2209 .direction_output
= wm8996_gpio_direction_out
,
2210 .set
= wm8996_gpio_set
,
2211 .direction_input
= wm8996_gpio_direction_in
,
2212 .get
= wm8996_gpio_get
,
2216 static void wm8996_init_gpio(struct snd_soc_codec
*codec
)
2218 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
2221 wm8996
->gpio_chip
= wm8996_template_chip
;
2222 wm8996
->gpio_chip
.ngpio
= 5;
2223 wm8996
->gpio_chip
.dev
= codec
->dev
;
2225 if (wm8996
->pdata
.gpio_base
)
2226 wm8996
->gpio_chip
.base
= wm8996
->pdata
.gpio_base
;
2228 wm8996
->gpio_chip
.base
= -1;
2230 ret
= gpiochip_add(&wm8996
->gpio_chip
);
2232 dev_err(codec
->dev
, "Failed to add GPIOs: %d\n", ret
);
2235 static void wm8996_free_gpio(struct snd_soc_codec
*codec
)
2237 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
2240 ret
= gpiochip_remove(&wm8996
->gpio_chip
);
2242 dev_err(codec
->dev
, "Failed to remove GPIOs: %d\n", ret
);
2245 static void wm8996_init_gpio(struct snd_soc_codec
*codec
)
2249 static void wm8996_free_gpio(struct snd_soc_codec
*codec
)
2255 * wm8996_detect - Enable default WM8996 jack detection
2257 * The WM8996 has advanced accessory detection support for headsets.
2258 * This function provides a default implementation which integrates
2259 * the majority of this functionality with minimal user configuration.
2261 * This will detect headset, headphone and short circuit button and
2262 * will also detect inverted microphone ground connections and update
2263 * the polarity of the connections.
2265 int wm8996_detect(struct snd_soc_codec
*codec
, struct snd_soc_jack
*jack
,
2266 wm8996_polarity_fn polarity_cb
)
2268 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
2270 wm8996
->jack
= jack
;
2271 wm8996
->detecting
= true;
2272 wm8996
->polarity_cb
= polarity_cb
;
2274 if (wm8996
->polarity_cb
)
2275 wm8996
->polarity_cb(codec
, 0);
2277 /* Clear discarge to avoid noise during detection */
2278 snd_soc_update_bits(codec
, WM8996_MICBIAS_1
,
2279 WM8996_MICB1_DISCH
, 0);
2280 snd_soc_update_bits(codec
, WM8996_MICBIAS_2
,
2281 WM8996_MICB2_DISCH
, 0);
2283 /* LDO2 powers the microphones, SYSCLK clocks detection */
2284 snd_soc_dapm_force_enable_pin(&codec
->dapm
, "LDO2");
2285 snd_soc_dapm_force_enable_pin(&codec
->dapm
, "SYSCLK");
2287 /* We start off just enabling microphone detection - even a
2288 * plain headphone will trigger detection.
2290 snd_soc_update_bits(codec
, WM8996_MIC_DETECT_1
,
2291 WM8996_MICD_ENA
, WM8996_MICD_ENA
);
2293 /* Slowest detection rate, gives debounce for initial detection */
2294 snd_soc_update_bits(codec
, WM8996_MIC_DETECT_1
,
2295 WM8996_MICD_RATE_MASK
,
2296 WM8996_MICD_RATE_MASK
);
2298 /* Enable interrupts and we're off */
2299 snd_soc_update_bits(codec
, WM8996_INTERRUPT_STATUS_2_MASK
,
2300 WM8996_IM_MICD_EINT
, 0);
2304 EXPORT_SYMBOL_GPL(wm8996_detect
);
2306 static void wm8996_micd(struct snd_soc_codec
*codec
)
2308 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
2311 val
= snd_soc_read(codec
, WM8996_MIC_DETECT_3
);
2313 dev_dbg(codec
->dev
, "Microphone event: %x\n", val
);
2315 if (!(val
& WM8996_MICD_VALID
)) {
2316 dev_warn(codec
->dev
, "Microphone detection state invalid\n");
2320 /* No accessory, reset everything and report removal */
2321 if (!(val
& WM8996_MICD_STS
)) {
2322 dev_dbg(codec
->dev
, "Jack removal detected\n");
2323 wm8996
->jack_mic
= false;
2324 wm8996
->detecting
= true;
2325 snd_soc_jack_report(wm8996
->jack
, 0,
2326 SND_JACK_HEADSET
| SND_JACK_BTN_0
);
2327 snd_soc_update_bits(codec
, WM8996_MIC_DETECT_1
,
2328 WM8996_MICD_RATE_MASK
,
2329 WM8996_MICD_RATE_MASK
);
2333 /* If the measurement is very high we've got a microphone but
2334 * do a little debounce to account for mechanical issues.
2337 dev_dbg(codec
->dev
, "Microphone detected\n");
2338 snd_soc_jack_report(wm8996
->jack
, SND_JACK_HEADSET
,
2339 SND_JACK_HEADSET
| SND_JACK_BTN_0
);
2340 wm8996
->jack_mic
= true;
2341 wm8996
->detecting
= false;
2343 /* Increase poll rate to give better responsiveness
2345 snd_soc_update_bits(codec
, WM8996_MIC_DETECT_1
,
2346 WM8996_MICD_RATE_MASK
,
2347 5 << WM8996_MICD_RATE_SHIFT
);
2350 /* If we detected a lower impedence during initial startup
2351 * then we probably have the wrong polarity, flip it. Don't
2352 * do this for the lowest impedences to speed up detection of
2355 if (wm8996
->detecting
&& (val
& 0x3f0)) {
2356 reg
= snd_soc_read(codec
, WM8996_ACCESSORY_DETECT_MODE_2
);
2357 reg
^= WM8996_HPOUT1FB_SRC
| WM8996_MICD_SRC
|
2358 WM8996_MICD_BIAS_SRC
;
2359 snd_soc_update_bits(codec
, WM8996_ACCESSORY_DETECT_MODE_2
,
2360 WM8996_HPOUT1FB_SRC
| WM8996_MICD_SRC
|
2361 WM8996_MICD_BIAS_SRC
, reg
);
2363 if (wm8996
->polarity_cb
)
2364 wm8996
->polarity_cb(codec
,
2365 (reg
& WM8996_MICD_SRC
) != 0);
2367 dev_dbg(codec
->dev
, "Set microphone polarity to %d\n",
2368 (reg
& WM8996_MICD_SRC
) != 0);
2373 /* Don't distinguish between buttons, just report any low
2374 * impedence as BTN_0.
2377 if (wm8996
->jack_mic
) {
2378 dev_dbg(codec
->dev
, "Mic button detected\n");
2379 snd_soc_jack_report(wm8996
->jack
,
2380 SND_JACK_HEADSET
| SND_JACK_BTN_0
,
2381 SND_JACK_HEADSET
| SND_JACK_BTN_0
);
2383 dev_dbg(codec
->dev
, "Headphone detected\n");
2384 snd_soc_jack_report(wm8996
->jack
,
2389 /* Increase the detection rate a bit for
2392 snd_soc_update_bits(codec
, WM8996_MIC_DETECT_1
,
2393 WM8996_MICD_RATE_MASK
,
2394 7 << WM8996_MICD_RATE_SHIFT
);
2396 wm8996
->detecting
= false;
2401 static irqreturn_t
wm8996_irq(int irq
, void *data
)
2403 struct snd_soc_codec
*codec
= data
;
2404 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
2407 irq_val
= snd_soc_read(codec
, WM8996_INTERRUPT_STATUS_2
);
2409 dev_err(codec
->dev
, "Failed to read IRQ status: %d\n",
2413 irq_val
&= ~snd_soc_read(codec
, WM8996_INTERRUPT_STATUS_2_MASK
);
2415 snd_soc_write(codec
, WM8996_INTERRUPT_STATUS_2
, irq_val
);
2417 if (irq_val
& (WM8996_DCS_DONE_01_EINT
| WM8996_DCS_DONE_23_EINT
)) {
2418 dev_dbg(codec
->dev
, "DC servo IRQ\n");
2419 complete(&wm8996
->dcs_done
);
2422 if (irq_val
& WM8996_FIFOS_ERR_EINT
)
2423 dev_err(codec
->dev
, "Digital core FIFO error\n");
2425 if (irq_val
& WM8996_FLL_LOCK_EINT
) {
2426 dev_dbg(codec
->dev
, "FLL locked\n");
2427 complete(&wm8996
->fll_lock
);
2430 if (irq_val
& WM8996_MICD_EINT
)
2439 static irqreturn_t
wm8996_edge_irq(int irq
, void *data
)
2441 irqreturn_t ret
= IRQ_NONE
;
2445 val
= wm8996_irq(irq
, data
);
2446 if (val
!= IRQ_NONE
)
2448 } while (val
!= IRQ_NONE
);
2453 static void wm8996_retune_mobile_pdata(struct snd_soc_codec
*codec
)
2455 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
2456 struct wm8996_pdata
*pdata
= &wm8996
->pdata
;
2458 struct snd_kcontrol_new controls
[] = {
2459 SOC_ENUM_EXT("DSP1 EQ Mode",
2460 wm8996
->retune_mobile_enum
,
2461 wm8996_get_retune_mobile_enum
,
2462 wm8996_put_retune_mobile_enum
),
2463 SOC_ENUM_EXT("DSP2 EQ Mode",
2464 wm8996
->retune_mobile_enum
,
2465 wm8996_get_retune_mobile_enum
,
2466 wm8996_put_retune_mobile_enum
),
2471 /* We need an array of texts for the enum API but the number
2472 * of texts is likely to be less than the number of
2473 * configurations due to the sample rate dependency of the
2474 * configurations. */
2475 wm8996
->num_retune_mobile_texts
= 0;
2476 wm8996
->retune_mobile_texts
= NULL
;
2477 for (i
= 0; i
< pdata
->num_retune_mobile_cfgs
; i
++) {
2478 for (j
= 0; j
< wm8996
->num_retune_mobile_texts
; j
++) {
2479 if (strcmp(pdata
->retune_mobile_cfgs
[i
].name
,
2480 wm8996
->retune_mobile_texts
[j
]) == 0)
2484 if (j
!= wm8996
->num_retune_mobile_texts
)
2487 /* Expand the array... */
2488 t
= krealloc(wm8996
->retune_mobile_texts
,
2490 (wm8996
->num_retune_mobile_texts
+ 1),
2495 /* ...store the new entry... */
2496 t
[wm8996
->num_retune_mobile_texts
] =
2497 pdata
->retune_mobile_cfgs
[i
].name
;
2499 /* ...and remember the new version. */
2500 wm8996
->num_retune_mobile_texts
++;
2501 wm8996
->retune_mobile_texts
= t
;
2504 dev_dbg(codec
->dev
, "Allocated %d unique ReTune Mobile names\n",
2505 wm8996
->num_retune_mobile_texts
);
2507 wm8996
->retune_mobile_enum
.max
= wm8996
->num_retune_mobile_texts
;
2508 wm8996
->retune_mobile_enum
.texts
= wm8996
->retune_mobile_texts
;
2510 ret
= snd_soc_add_controls(codec
, controls
, ARRAY_SIZE(controls
));
2513 "Failed to add ReTune Mobile controls: %d\n", ret
);
2516 static int wm8996_probe(struct snd_soc_codec
*codec
)
2519 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
2520 struct i2c_client
*i2c
= to_i2c_client(codec
->dev
);
2521 struct snd_soc_dapm_context
*dapm
= &codec
->dapm
;
2524 wm8996
->codec
= codec
;
2526 init_completion(&wm8996
->dcs_done
);
2527 init_completion(&wm8996
->fll_lock
);
2529 dapm
->idle_bias_off
= true;
2530 dapm
->bias_level
= SND_SOC_BIAS_OFF
;
2532 ret
= snd_soc_codec_set_cache_io(codec
, 16, 16, SND_SOC_I2C
);
2534 dev_err(codec
->dev
, "Failed to set cache I/O: %d\n", ret
);
2538 for (i
= 0; i
< ARRAY_SIZE(wm8996
->supplies
); i
++)
2539 wm8996
->supplies
[i
].supply
= wm8996_supply_names
[i
];
2541 ret
= regulator_bulk_get(codec
->dev
, ARRAY_SIZE(wm8996
->supplies
),
2544 dev_err(codec
->dev
, "Failed to request supplies: %d\n", ret
);
2548 wm8996
->disable_nb
[0].notifier_call
= wm8996_regulator_event_0
;
2549 wm8996
->disable_nb
[1].notifier_call
= wm8996_regulator_event_1
;
2550 wm8996
->disable_nb
[2].notifier_call
= wm8996_regulator_event_2
;
2551 wm8996
->disable_nb
[3].notifier_call
= wm8996_regulator_event_3
;
2553 /* This should really be moved into the regulator core */
2554 for (i
= 0; i
< ARRAY_SIZE(wm8996
->supplies
); i
++) {
2555 ret
= regulator_register_notifier(wm8996
->supplies
[i
].consumer
,
2556 &wm8996
->disable_nb
[i
]);
2559 "Failed to register regulator notifier: %d\n",
2564 ret
= regulator_bulk_enable(ARRAY_SIZE(wm8996
->supplies
),
2567 dev_err(codec
->dev
, "Failed to enable supplies: %d\n", ret
);
2571 if (wm8996
->pdata
.ldo_ena
>= 0) {
2572 gpio_set_value_cansleep(wm8996
->pdata
.ldo_ena
, 1);
2576 ret
= snd_soc_read(codec
, WM8996_SOFTWARE_RESET
);
2578 dev_err(codec
->dev
, "Failed to read ID register: %d\n", ret
);
2581 if (ret
!= 0x8915) {
2582 dev_err(codec
->dev
, "Device is not a WM8996, ID %x\n", ret
);
2587 ret
= snd_soc_read(codec
, WM8996_CHIP_REVISION
);
2589 dev_err(codec
->dev
, "Failed to read device revision: %d\n",
2594 dev_info(codec
->dev
, "revision %c\n",
2595 (ret
& WM8996_CHIP_REV_MASK
) + 'A');
2597 if (wm8996
->pdata
.ldo_ena
>= 0) {
2598 gpio_set_value_cansleep(wm8996
->pdata
.ldo_ena
, 0);
2600 ret
= wm8996_reset(codec
);
2602 dev_err(codec
->dev
, "Failed to issue reset\n");
2607 codec
->cache_only
= true;
2609 /* Apply platform data settings */
2610 snd_soc_update_bits(codec
, WM8996_LINE_INPUT_CONTROL
,
2611 WM8996_INL_MODE_MASK
| WM8996_INR_MODE_MASK
,
2612 wm8996
->pdata
.inl_mode
<< WM8996_INL_MODE_SHIFT
|
2613 wm8996
->pdata
.inr_mode
);
2615 for (i
= 0; i
< ARRAY_SIZE(wm8996
->pdata
.gpio_default
); i
++) {
2616 if (!wm8996
->pdata
.gpio_default
[i
])
2619 snd_soc_write(codec
, WM8996_GPIO_1
+ i
,
2620 wm8996
->pdata
.gpio_default
[i
] & 0xffff);
2623 if (wm8996
->pdata
.spkmute_seq
)
2624 snd_soc_update_bits(codec
, WM8996_PDM_SPEAKER_MUTE_SEQUENCE
,
2625 WM8996_SPK_MUTE_ENDIAN
|
2626 WM8996_SPK_MUTE_SEQ1_MASK
,
2627 wm8996
->pdata
.spkmute_seq
);
2629 snd_soc_update_bits(codec
, WM8996_ACCESSORY_DETECT_MODE_2
,
2630 WM8996_MICD_BIAS_SRC
| WM8996_HPOUT1FB_SRC
|
2631 WM8996_MICD_SRC
, wm8996
->pdata
.micdet_def
);
2633 /* Latch volume update bits */
2634 snd_soc_update_bits(codec
, WM8996_LEFT_LINE_INPUT_VOLUME
,
2635 WM8996_IN1_VU
, WM8996_IN1_VU
);
2636 snd_soc_update_bits(codec
, WM8996_RIGHT_LINE_INPUT_VOLUME
,
2637 WM8996_IN1_VU
, WM8996_IN1_VU
);
2639 snd_soc_update_bits(codec
, WM8996_DAC1_LEFT_VOLUME
,
2640 WM8996_DAC1_VU
, WM8996_DAC1_VU
);
2641 snd_soc_update_bits(codec
, WM8996_DAC1_RIGHT_VOLUME
,
2642 WM8996_DAC1_VU
, WM8996_DAC1_VU
);
2643 snd_soc_update_bits(codec
, WM8996_DAC2_LEFT_VOLUME
,
2644 WM8996_DAC2_VU
, WM8996_DAC2_VU
);
2645 snd_soc_update_bits(codec
, WM8996_DAC2_RIGHT_VOLUME
,
2646 WM8996_DAC2_VU
, WM8996_DAC2_VU
);
2648 snd_soc_update_bits(codec
, WM8996_OUTPUT1_LEFT_VOLUME
,
2649 WM8996_DAC1_VU
, WM8996_DAC1_VU
);
2650 snd_soc_update_bits(codec
, WM8996_OUTPUT1_RIGHT_VOLUME
,
2651 WM8996_DAC1_VU
, WM8996_DAC1_VU
);
2652 snd_soc_update_bits(codec
, WM8996_OUTPUT2_LEFT_VOLUME
,
2653 WM8996_DAC2_VU
, WM8996_DAC2_VU
);
2654 snd_soc_update_bits(codec
, WM8996_OUTPUT2_RIGHT_VOLUME
,
2655 WM8996_DAC2_VU
, WM8996_DAC2_VU
);
2657 snd_soc_update_bits(codec
, WM8996_DSP1_TX_LEFT_VOLUME
,
2658 WM8996_DSP1TX_VU
, WM8996_DSP1TX_VU
);
2659 snd_soc_update_bits(codec
, WM8996_DSP1_TX_RIGHT_VOLUME
,
2660 WM8996_DSP1TX_VU
, WM8996_DSP1TX_VU
);
2661 snd_soc_update_bits(codec
, WM8996_DSP2_TX_LEFT_VOLUME
,
2662 WM8996_DSP2TX_VU
, WM8996_DSP2TX_VU
);
2663 snd_soc_update_bits(codec
, WM8996_DSP2_TX_RIGHT_VOLUME
,
2664 WM8996_DSP2TX_VU
, WM8996_DSP2TX_VU
);
2666 snd_soc_update_bits(codec
, WM8996_DSP1_RX_LEFT_VOLUME
,
2667 WM8996_DSP1RX_VU
, WM8996_DSP1RX_VU
);
2668 snd_soc_update_bits(codec
, WM8996_DSP1_RX_RIGHT_VOLUME
,
2669 WM8996_DSP1RX_VU
, WM8996_DSP1RX_VU
);
2670 snd_soc_update_bits(codec
, WM8996_DSP2_RX_LEFT_VOLUME
,
2671 WM8996_DSP2RX_VU
, WM8996_DSP2RX_VU
);
2672 snd_soc_update_bits(codec
, WM8996_DSP2_RX_RIGHT_VOLUME
,
2673 WM8996_DSP2RX_VU
, WM8996_DSP2RX_VU
);
2675 /* No support currently for the underclocked TDM modes and
2676 * pick a default TDM layout with each channel pair working with
2678 snd_soc_update_bits(codec
, WM8996_AIF1RX_CHANNEL_0_CONFIGURATION
,
2679 WM8996_AIF1RX_CHAN0_SLOTS_MASK
|
2680 WM8996_AIF1RX_CHAN0_START_SLOT_MASK
,
2681 1 << WM8996_AIF1RX_CHAN0_SLOTS_SHIFT
| 0);
2682 snd_soc_update_bits(codec
, WM8996_AIF1RX_CHANNEL_1_CONFIGURATION
,
2683 WM8996_AIF1RX_CHAN1_SLOTS_MASK
|
2684 WM8996_AIF1RX_CHAN1_START_SLOT_MASK
,
2685 1 << WM8996_AIF1RX_CHAN1_SLOTS_SHIFT
| 1);
2686 snd_soc_update_bits(codec
, WM8996_AIF1RX_CHANNEL_2_CONFIGURATION
,
2687 WM8996_AIF1RX_CHAN2_SLOTS_MASK
|
2688 WM8996_AIF1RX_CHAN2_START_SLOT_MASK
,
2689 1 << WM8996_AIF1RX_CHAN2_SLOTS_SHIFT
| 0);
2690 snd_soc_update_bits(codec
, WM8996_AIF1RX_CHANNEL_3_CONFIGURATION
,
2691 WM8996_AIF1RX_CHAN3_SLOTS_MASK
|
2692 WM8996_AIF1RX_CHAN0_START_SLOT_MASK
,
2693 1 << WM8996_AIF1RX_CHAN3_SLOTS_SHIFT
| 1);
2694 snd_soc_update_bits(codec
, WM8996_AIF1RX_CHANNEL_4_CONFIGURATION
,
2695 WM8996_AIF1RX_CHAN4_SLOTS_MASK
|
2696 WM8996_AIF1RX_CHAN0_START_SLOT_MASK
,
2697 1 << WM8996_AIF1RX_CHAN4_SLOTS_SHIFT
| 0);
2698 snd_soc_update_bits(codec
, WM8996_AIF1RX_CHANNEL_5_CONFIGURATION
,
2699 WM8996_AIF1RX_CHAN5_SLOTS_MASK
|
2700 WM8996_AIF1RX_CHAN0_START_SLOT_MASK
,
2701 1 << WM8996_AIF1RX_CHAN5_SLOTS_SHIFT
| 1);
2703 snd_soc_update_bits(codec
, WM8996_AIF2RX_CHANNEL_0_CONFIGURATION
,
2704 WM8996_AIF2RX_CHAN0_SLOTS_MASK
|
2705 WM8996_AIF2RX_CHAN0_START_SLOT_MASK
,
2706 1 << WM8996_AIF2RX_CHAN0_SLOTS_SHIFT
| 0);
2707 snd_soc_update_bits(codec
, WM8996_AIF2RX_CHANNEL_1_CONFIGURATION
,
2708 WM8996_AIF2RX_CHAN1_SLOTS_MASK
|
2709 WM8996_AIF2RX_CHAN1_START_SLOT_MASK
,
2710 1 << WM8996_AIF2RX_CHAN1_SLOTS_SHIFT
| 1);
2712 snd_soc_update_bits(codec
, WM8996_AIF1TX_CHANNEL_0_CONFIGURATION
,
2713 WM8996_AIF1TX_CHAN0_SLOTS_MASK
|
2714 WM8996_AIF1TX_CHAN0_START_SLOT_MASK
,
2715 1 << WM8996_AIF1TX_CHAN0_SLOTS_SHIFT
| 0);
2716 snd_soc_update_bits(codec
, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION
,
2717 WM8996_AIF1TX_CHAN1_SLOTS_MASK
|
2718 WM8996_AIF1TX_CHAN0_START_SLOT_MASK
,
2719 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT
| 1);
2720 snd_soc_update_bits(codec
, WM8996_AIF1TX_CHANNEL_2_CONFIGURATION
,
2721 WM8996_AIF1TX_CHAN2_SLOTS_MASK
|
2722 WM8996_AIF1TX_CHAN0_START_SLOT_MASK
,
2723 1 << WM8996_AIF1TX_CHAN2_SLOTS_SHIFT
| 0);
2724 snd_soc_update_bits(codec
, WM8996_AIF1TX_CHANNEL_3_CONFIGURATION
,
2725 WM8996_AIF1TX_CHAN3_SLOTS_MASK
|
2726 WM8996_AIF1TX_CHAN0_START_SLOT_MASK
,
2727 1 << WM8996_AIF1TX_CHAN3_SLOTS_SHIFT
| 1);
2728 snd_soc_update_bits(codec
, WM8996_AIF1TX_CHANNEL_4_CONFIGURATION
,
2729 WM8996_AIF1TX_CHAN4_SLOTS_MASK
|
2730 WM8996_AIF1TX_CHAN0_START_SLOT_MASK
,
2731 1 << WM8996_AIF1TX_CHAN4_SLOTS_SHIFT
| 0);
2732 snd_soc_update_bits(codec
, WM8996_AIF1TX_CHANNEL_5_CONFIGURATION
,
2733 WM8996_AIF1TX_CHAN5_SLOTS_MASK
|
2734 WM8996_AIF1TX_CHAN0_START_SLOT_MASK
,
2735 1 << WM8996_AIF1TX_CHAN5_SLOTS_SHIFT
| 1);
2737 snd_soc_update_bits(codec
, WM8996_AIF2TX_CHANNEL_0_CONFIGURATION
,
2738 WM8996_AIF2TX_CHAN0_SLOTS_MASK
|
2739 WM8996_AIF2TX_CHAN0_START_SLOT_MASK
,
2740 1 << WM8996_AIF2TX_CHAN0_SLOTS_SHIFT
| 0);
2741 snd_soc_update_bits(codec
, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION
,
2742 WM8996_AIF2TX_CHAN1_SLOTS_MASK
|
2743 WM8996_AIF2TX_CHAN1_START_SLOT_MASK
,
2744 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT
| 1);
2746 if (wm8996
->pdata
.num_retune_mobile_cfgs
)
2747 wm8996_retune_mobile_pdata(codec
);
2749 snd_soc_add_controls(codec
, wm8996_eq_controls
,
2750 ARRAY_SIZE(wm8996_eq_controls
));
2752 /* If the TX LRCLK pins are not in LRCLK mode configure the
2753 * AIFs to source their clocks from the RX LRCLKs.
2755 if ((snd_soc_read(codec
, WM8996_GPIO_1
)))
2756 snd_soc_update_bits(codec
, WM8996_AIF1_TX_LRCLK_2
,
2757 WM8996_AIF1TX_LRCLK_MODE
,
2758 WM8996_AIF1TX_LRCLK_MODE
);
2760 if ((snd_soc_read(codec
, WM8996_GPIO_2
)))
2761 snd_soc_update_bits(codec
, WM8996_AIF2_TX_LRCLK_2
,
2762 WM8996_AIF2TX_LRCLK_MODE
,
2763 WM8996_AIF2TX_LRCLK_MODE
);
2765 regulator_bulk_disable(ARRAY_SIZE(wm8996
->supplies
), wm8996
->supplies
);
2767 wm8996_init_gpio(codec
);
2770 if (wm8996
->pdata
.irq_flags
)
2771 irq_flags
= wm8996
->pdata
.irq_flags
;
2773 irq_flags
= IRQF_TRIGGER_LOW
;
2775 irq_flags
|= IRQF_ONESHOT
;
2777 if (irq_flags
& (IRQF_TRIGGER_RISING
| IRQF_TRIGGER_FALLING
))
2778 ret
= request_threaded_irq(i2c
->irq
, NULL
,
2780 irq_flags
, "wm8996", codec
);
2782 ret
= request_threaded_irq(i2c
->irq
, NULL
, wm8996_irq
,
2783 irq_flags
, "wm8996", codec
);
2786 /* Unmask the interrupt */
2787 snd_soc_update_bits(codec
, WM8996_INTERRUPT_CONTROL
,
2790 /* Enable error reporting and DC servo status */
2791 snd_soc_update_bits(codec
,
2792 WM8996_INTERRUPT_STATUS_2_MASK
,
2793 WM8996_IM_DCS_DONE_23_EINT
|
2794 WM8996_IM_DCS_DONE_01_EINT
|
2795 WM8996_IM_FLL_LOCK_EINT
|
2796 WM8996_IM_FIFOS_ERR_EINT
,
2799 dev_err(codec
->dev
, "Failed to request IRQ: %d\n",
2807 if (wm8996
->pdata
.ldo_ena
>= 0)
2808 gpio_set_value_cansleep(wm8996
->pdata
.ldo_ena
, 0);
2810 regulator_bulk_disable(ARRAY_SIZE(wm8996
->supplies
), wm8996
->supplies
);
2812 regulator_bulk_free(ARRAY_SIZE(wm8996
->supplies
), wm8996
->supplies
);
2817 static int wm8996_remove(struct snd_soc_codec
*codec
)
2819 struct wm8996_priv
*wm8996
= snd_soc_codec_get_drvdata(codec
);
2820 struct i2c_client
*i2c
= to_i2c_client(codec
->dev
);
2823 snd_soc_update_bits(codec
, WM8996_INTERRUPT_CONTROL
,
2824 WM8996_IM_IRQ
, WM8996_IM_IRQ
);
2827 free_irq(i2c
->irq
, codec
);
2829 wm8996_free_gpio(codec
);
2831 for (i
= 0; i
< ARRAY_SIZE(wm8996
->supplies
); i
++)
2832 regulator_unregister_notifier(wm8996
->supplies
[i
].consumer
,
2833 &wm8996
->disable_nb
[i
]);
2834 regulator_bulk_free(ARRAY_SIZE(wm8996
->supplies
), wm8996
->supplies
);
2839 static struct snd_soc_codec_driver soc_codec_dev_wm8996
= {
2840 .probe
= wm8996_probe
,
2841 .remove
= wm8996_remove
,
2842 .set_bias_level
= wm8996_set_bias_level
,
2843 .seq_notifier
= wm8996_seq_notifier
,
2844 .reg_cache_size
= WM8996_MAX_REGISTER
+ 1,
2845 .reg_word_size
= sizeof(u16
),
2846 .reg_cache_default
= wm8996_reg
,
2847 .volatile_register
= wm8996_volatile_register
,
2848 .readable_register
= wm8996_readable_register
,
2849 .compress_type
= SND_SOC_RBTREE_COMPRESSION
,
2850 .controls
= wm8996_snd_controls
,
2851 .num_controls
= ARRAY_SIZE(wm8996_snd_controls
),
2852 .dapm_widgets
= wm8996_dapm_widgets
,
2853 .num_dapm_widgets
= ARRAY_SIZE(wm8996_dapm_widgets
),
2854 .dapm_routes
= wm8996_dapm_routes
,
2855 .num_dapm_routes
= ARRAY_SIZE(wm8996_dapm_routes
),
2856 .set_pll
= wm8996_set_fll
,
2859 #define WM8996_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
2860 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
2861 #define WM8996_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
2862 SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
2863 SNDRV_PCM_FMTBIT_S32_LE)
2865 static struct snd_soc_dai_ops wm8996_dai_ops
= {
2866 .set_fmt
= wm8996_set_fmt
,
2867 .hw_params
= wm8996_hw_params
,
2868 .set_sysclk
= wm8996_set_sysclk
,
2871 static struct snd_soc_dai_driver wm8996_dai
[] = {
2873 .name
= "wm8996-aif1",
2875 .stream_name
= "AIF1 Playback",
2878 .rates
= WM8996_RATES
,
2879 .formats
= WM8996_FORMATS
,
2882 .stream_name
= "AIF1 Capture",
2885 .rates
= WM8996_RATES
,
2886 .formats
= WM8996_FORMATS
,
2888 .ops
= &wm8996_dai_ops
,
2891 .name
= "wm8996-aif2",
2893 .stream_name
= "AIF2 Playback",
2896 .rates
= WM8996_RATES
,
2897 .formats
= WM8996_FORMATS
,
2900 .stream_name
= "AIF2 Capture",
2903 .rates
= WM8996_RATES
,
2904 .formats
= WM8996_FORMATS
,
2906 .ops
= &wm8996_dai_ops
,
2910 static __devinit
int wm8996_i2c_probe(struct i2c_client
*i2c
,
2911 const struct i2c_device_id
*id
)
2913 struct wm8996_priv
*wm8996
;
2916 wm8996
= kzalloc(sizeof(struct wm8996_priv
), GFP_KERNEL
);
2920 i2c_set_clientdata(i2c
, wm8996
);
2922 if (dev_get_platdata(&i2c
->dev
))
2923 memcpy(&wm8996
->pdata
, dev_get_platdata(&i2c
->dev
),
2924 sizeof(wm8996
->pdata
));
2926 if (wm8996
->pdata
.ldo_ena
> 0) {
2927 ret
= gpio_request_one(wm8996
->pdata
.ldo_ena
,
2928 GPIOF_OUT_INIT_LOW
, "WM8996 ENA");
2930 dev_err(&i2c
->dev
, "Failed to request GPIO %d: %d\n",
2931 wm8996
->pdata
.ldo_ena
, ret
);
2936 ret
= snd_soc_register_codec(&i2c
->dev
,
2937 &soc_codec_dev_wm8996
, wm8996_dai
,
2938 ARRAY_SIZE(wm8996_dai
));
2945 if (wm8996
->pdata
.ldo_ena
> 0)
2946 gpio_free(wm8996
->pdata
.ldo_ena
);
2953 static __devexit
int wm8996_i2c_remove(struct i2c_client
*client
)
2955 struct wm8996_priv
*wm8996
= i2c_get_clientdata(client
);
2957 snd_soc_unregister_codec(&client
->dev
);
2958 if (wm8996
->pdata
.ldo_ena
> 0)
2959 gpio_free(wm8996
->pdata
.ldo_ena
);
2960 kfree(i2c_get_clientdata(client
));
2964 static const struct i2c_device_id wm8996_i2c_id
[] = {
2968 MODULE_DEVICE_TABLE(i2c
, wm8996_i2c_id
);
2970 static struct i2c_driver wm8996_i2c_driver
= {
2973 .owner
= THIS_MODULE
,
2975 .probe
= wm8996_i2c_probe
,
2976 .remove
= __devexit_p(wm8996_i2c_remove
),
2977 .id_table
= wm8996_i2c_id
,
2980 static int __init
wm8996_modinit(void)
2984 ret
= i2c_add_driver(&wm8996_i2c_driver
);
2986 printk(KERN_ERR
"Failed to register WM8996 I2C driver: %d\n",
2992 module_init(wm8996_modinit
);
2994 static void __exit
wm8996_exit(void)
2996 i2c_del_driver(&wm8996_i2c_driver
);
2998 module_exit(wm8996_exit
);
3000 MODULE_DESCRIPTION("ASoC WM8996 driver");
3001 MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3002 MODULE_LICENSE("GPL");