2 * This program is free software; you can redistribute it and/or modify it
3 * under the terms of the GNU General Public License version 2 as published
4 * by the Free Software Foundation.
6 * Copyright (C) 2007 John Crispin <blogic@openwrt.org>
10 #include <linux/slab.h>
11 #include <linux/init.h>
12 #include <linux/module.h>
13 #include <linux/types.h>
14 #include <linux/platform_device.h>
15 #include <linux/mutex.h>
17 #include <linux/gpio.h>
19 #include <lantiq_soc.h>
21 #define LTQ_STP_CON0 0x00
22 #define LTQ_STP_CON1 0x04
23 #define LTQ_STP_CPU0 0x08
24 #define LTQ_STP_CPU1 0x0C
25 #define LTQ_STP_AR 0x10
27 #define LTQ_STP_CON_SWU (1 << 31)
29 #define LTQ_STP_4HZ (1 << 23)
30 #define LTQ_STP_8HZ (2 << 23)
31 #define LTQ_STP_10HZ (3 << 23)
32 #define LTQ_STP_SPEED_MASK (0xf << 23)
33 #define LTQ_STP_UPD_FPI (1 << 31)
34 #define LTQ_STP_UPD_MASK (3 << 30)
35 #define LTQ_STP_ADSL_SRC (3 << 24)
37 #define LTQ_STP_GROUP0 (1 << 0)
39 #define LTQ_STP_RISING 0
40 #define LTQ_STP_FALLING (1 << 26)
41 #define LTQ_STP_EDGE_MASK (1 << 26)
43 #define ltq_stp_r32(reg) __raw_readl(ltq_stp_membase + reg)
44 #define ltq_stp_w32(val, reg) __raw_writel(val, ltq_stp_membase + reg)
45 #define ltq_stp_w32_mask(clear, set, reg) \
46 ltq_w32((ltq_r32(ltq_stp_membase + reg) & ~(clear)) | (set), \
47 ltq_stp_membase + (reg))
49 static int ltq_stp_shadow
= 0xffff;
50 static void __iomem
*ltq_stp_membase
;
52 static void ltq_stp_set(struct gpio_chip
*chip
, unsigned offset
, int value
)
55 ltq_stp_shadow
|= (1 << offset
);
57 ltq_stp_shadow
&= ~(1 << offset
);
58 ltq_stp_w32(ltq_stp_shadow
, LTQ_STP_CPU0
);
61 static int ltq_stp_direction_output(struct gpio_chip
*chip
, unsigned offset
,
64 ltq_stp_set(chip
, offset
, value
);
69 static struct gpio_chip ltq_stp_chip
= {
71 .direction_output
= ltq_stp_direction_output
,
79 static int ltq_stp_hw_init(void)
81 /* the 3 pins used to control the external stp */
82 ltq_gpio_request(4, 1, 0, 1, "stp-st");
83 ltq_gpio_request(5, 1, 0, 1, "stp-d");
84 ltq_gpio_request(6, 1, 0, 1, "stp-sh");
87 ltq_stp_w32(0, LTQ_STP_AR
);
88 ltq_stp_w32(0, LTQ_STP_CPU0
);
89 ltq_stp_w32(0, LTQ_STP_CPU1
);
90 ltq_stp_w32(LTQ_STP_CON_SWU
, LTQ_STP_CON0
);
91 ltq_stp_w32(0, LTQ_STP_CON1
);
93 /* rising or falling edge */
94 ltq_stp_w32_mask(LTQ_STP_EDGE_MASK
, LTQ_STP_FALLING
, LTQ_STP_CON0
);
96 /* per default stp 15-0 are set */
97 ltq_stp_w32_mask(0, LTQ_STP_GROUP0
, LTQ_STP_CON1
);
99 /* stp are update periodically by the FPI bus */
100 ltq_stp_w32_mask(LTQ_STP_UPD_MASK
, LTQ_STP_UPD_FPI
, LTQ_STP_CON1
);
102 /* set stp update speed */
103 ltq_stp_w32_mask(LTQ_STP_SPEED_MASK
, LTQ_STP_8HZ
, LTQ_STP_CON1
);
105 /* tell the hardware that pin (led) 0 and 1 are controlled
108 ltq_stp_w32_mask(0, LTQ_STP_ADSL_SRC
, LTQ_STP_CON0
);
110 ltq_pmu_enable(PMU_LED
);
114 static int __devinit
ltq_stp_probe(struct platform_device
*pdev
)
116 struct resource
*res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
121 res
= devm_request_mem_region(&pdev
->dev
, res
->start
,
122 resource_size(res
), dev_name(&pdev
->dev
));
124 dev_err(&pdev
->dev
, "failed to request STP memory\n");
127 ltq_stp_membase
= devm_ioremap_nocache(&pdev
->dev
, res
->start
,
129 if (!ltq_stp_membase
) {
130 dev_err(&pdev
->dev
, "failed to remap STP memory\n");
133 ret
= gpiochip_add(<q_stp_chip
);
135 ret
= ltq_stp_hw_init();
140 static struct platform_driver ltq_stp_driver
= {
141 .probe
= ltq_stp_probe
,
144 .owner
= THIS_MODULE
,
148 int __init
ltq_stp_init(void)
150 int ret
= platform_driver_register(<q_stp_driver
);
153 pr_info("ltq_stp: error registering platfom driver");
157 postcore_initcall(ltq_stp_init
);