2 * Copyright (C) 2000,2001,2002,2003,2004 Broadcom Corporation
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version 2
7 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
18 #include <linux/kernel.h>
19 #include <linux/init.h>
20 #include <linux/linkage.h>
21 #include <linux/interrupt.h>
22 #include <linux/smp.h>
23 #include <linux/spinlock.h>
25 #include <linux/kernel_stat.h>
27 #include <asm/errno.h>
28 #include <asm/irq_regs.h>
29 #include <asm/signal.h>
30 #include <asm/system.h>
33 #include <asm/sibyte/bcm1480_regs.h>
34 #include <asm/sibyte/bcm1480_int.h>
35 #include <asm/sibyte/bcm1480_scd.h>
37 #include <asm/sibyte/sb1250_uart.h>
38 #include <asm/sibyte/sb1250.h>
41 * These are the routines that handle all the low level interrupt stuff.
42 * Actions handled here are: initialization of the interrupt map, requesting of
43 * interrupt lines by handlers, dispatching if interrupts to handlers, probing
48 extern unsigned long ht_eoi_space
;
51 /* Store the CPU id (not the logical number) */
52 int bcm1480_irq_owner
[BCM1480_NR_IRQS
];
54 static DEFINE_RAW_SPINLOCK(bcm1480_imr_lock
);
56 void bcm1480_mask_irq(int cpu
, int irq
)
58 unsigned long flags
, hl_spacing
;
61 raw_spin_lock_irqsave(&bcm1480_imr_lock
, flags
);
63 if ((irq
>= BCM1480_NR_IRQS_HALF
) && (irq
<= BCM1480_NR_IRQS
)) {
64 hl_spacing
= BCM1480_IMR_HL_SPACING
;
65 irq
-= BCM1480_NR_IRQS_HALF
;
67 cur_ints
= ____raw_readq(IOADDR(A_BCM1480_IMR_MAPPER(cpu
) + R_BCM1480_IMR_INTERRUPT_MASK_H
+ hl_spacing
));
68 cur_ints
|= (((u64
) 1) << irq
);
69 ____raw_writeq(cur_ints
, IOADDR(A_BCM1480_IMR_MAPPER(cpu
) + R_BCM1480_IMR_INTERRUPT_MASK_H
+ hl_spacing
));
70 raw_spin_unlock_irqrestore(&bcm1480_imr_lock
, flags
);
73 void bcm1480_unmask_irq(int cpu
, int irq
)
75 unsigned long flags
, hl_spacing
;
78 raw_spin_lock_irqsave(&bcm1480_imr_lock
, flags
);
80 if ((irq
>= BCM1480_NR_IRQS_HALF
) && (irq
<= BCM1480_NR_IRQS
)) {
81 hl_spacing
= BCM1480_IMR_HL_SPACING
;
82 irq
-= BCM1480_NR_IRQS_HALF
;
84 cur_ints
= ____raw_readq(IOADDR(A_BCM1480_IMR_MAPPER(cpu
) + R_BCM1480_IMR_INTERRUPT_MASK_H
+ hl_spacing
));
85 cur_ints
&= ~(((u64
) 1) << irq
);
86 ____raw_writeq(cur_ints
, IOADDR(A_BCM1480_IMR_MAPPER(cpu
) + R_BCM1480_IMR_INTERRUPT_MASK_H
+ hl_spacing
));
87 raw_spin_unlock_irqrestore(&bcm1480_imr_lock
, flags
);
91 static int bcm1480_set_affinity(struct irq_data
*d
, const struct cpumask
*mask
,
94 unsigned int irq_dirty
, irq
= d
->irq
;
95 int i
= 0, old_cpu
, cpu
, int_on
, k
;
99 i
= cpumask_first(mask
);
101 /* Convert logical CPU to physical CPU */
102 cpu
= cpu_logical_map(i
);
104 /* Protect against other affinity changers and IMR manipulation */
105 raw_spin_lock_irqsave(&bcm1480_imr_lock
, flags
);
107 /* Swizzle each CPU's IMR (but leave the IP selection alone) */
108 old_cpu
= bcm1480_irq_owner
[irq
];
110 if ((irq_dirty
>= BCM1480_NR_IRQS_HALF
) && (irq_dirty
<= BCM1480_NR_IRQS
)) {
111 irq_dirty
-= BCM1480_NR_IRQS_HALF
;
114 for (k
=0; k
<2; k
++) { /* Loop through high and low interrupt mask register */
115 cur_ints
= ____raw_readq(IOADDR(A_BCM1480_IMR_MAPPER(old_cpu
) + R_BCM1480_IMR_INTERRUPT_MASK_H
+ (k
*BCM1480_IMR_HL_SPACING
)));
116 int_on
= !(cur_ints
& (((u64
) 1) << irq_dirty
));
118 /* If it was on, mask it */
119 cur_ints
|= (((u64
) 1) << irq_dirty
);
120 ____raw_writeq(cur_ints
, IOADDR(A_BCM1480_IMR_MAPPER(old_cpu
) + R_BCM1480_IMR_INTERRUPT_MASK_H
+ (k
*BCM1480_IMR_HL_SPACING
)));
122 bcm1480_irq_owner
[irq
] = cpu
;
124 /* unmask for the new CPU */
125 cur_ints
= ____raw_readq(IOADDR(A_BCM1480_IMR_MAPPER(cpu
) + R_BCM1480_IMR_INTERRUPT_MASK_H
+ (k
*BCM1480_IMR_HL_SPACING
)));
126 cur_ints
&= ~(((u64
) 1) << irq_dirty
);
127 ____raw_writeq(cur_ints
, IOADDR(A_BCM1480_IMR_MAPPER(cpu
) + R_BCM1480_IMR_INTERRUPT_MASK_H
+ (k
*BCM1480_IMR_HL_SPACING
)));
130 raw_spin_unlock_irqrestore(&bcm1480_imr_lock
, flags
);
137 /*****************************************************************************/
139 static void disable_bcm1480_irq(struct irq_data
*d
)
141 unsigned int irq
= d
->irq
;
143 bcm1480_mask_irq(bcm1480_irq_owner
[irq
], irq
);
146 static void enable_bcm1480_irq(struct irq_data
*d
)
148 unsigned int irq
= d
->irq
;
150 bcm1480_unmask_irq(bcm1480_irq_owner
[irq
], irq
);
154 static void ack_bcm1480_irq(struct irq_data
*d
)
156 unsigned int irq_dirty
, irq
= d
->irq
;
161 * If the interrupt was an HT interrupt, now is the time to
162 * clear it. NOTE: we assume the HT bridge was set up to
163 * deliver the interrupts to all CPUs (which makes affinity
164 * changing easier for us)
167 if ((irq_dirty
>= BCM1480_NR_IRQS_HALF
) && (irq_dirty
<= BCM1480_NR_IRQS
)) {
168 irq_dirty
-= BCM1480_NR_IRQS_HALF
;
170 for (k
=0; k
<2; k
++) { /* Loop through high and low LDT interrupts */
171 pending
= __raw_readq(IOADDR(A_BCM1480_IMR_REGISTER(bcm1480_irq_owner
[irq
],
172 R_BCM1480_IMR_LDT_INTERRUPT_H
+ (k
*BCM1480_IMR_HL_SPACING
))));
173 pending
&= ((u64
)1 << (irq_dirty
));
177 for (i
=0; i
<NR_CPUS
; i
++) {
179 * Clear for all CPUs so an affinity switch
180 * doesn't find an old status
182 __raw_writeq(pending
, IOADDR(A_BCM1480_IMR_REGISTER(cpu_logical_map(i
),
183 R_BCM1480_IMR_LDT_INTERRUPT_CLR_H
+ (k
*BCM1480_IMR_HL_SPACING
))));
186 __raw_writeq(pending
, IOADDR(A_BCM1480_IMR_REGISTER(0, R_BCM1480_IMR_LDT_INTERRUPT_CLR_H
+ (k
*BCM1480_IMR_HL_SPACING
))));
190 * Generate EOI. For Pass 1 parts, EOI is a nop. For
191 * Pass 2, the LDT world may be edge-triggered, but
192 * this EOI shouldn't hurt. If they are
193 * level-sensitive, the EOI is required.
197 *(uint32_t *)(ht_eoi_space
+(irq
<<16)+(7<<2)) = 0;
201 bcm1480_mask_irq(bcm1480_irq_owner
[irq
], irq
);
204 static struct irq_chip bcm1480_irq_type
= {
205 .name
= "BCM1480-IMR",
206 .irq_mask_ack
= ack_bcm1480_irq
,
207 .irq_mask
= disable_bcm1480_irq
,
208 .irq_unmask
= enable_bcm1480_irq
,
210 .irq_set_affinity
= bcm1480_set_affinity
214 void __init
init_bcm1480_irqs(void)
218 for (i
= 0; i
< BCM1480_NR_IRQS
; i
++) {
219 irq_set_chip_and_handler(i
, &bcm1480_irq_type
,
221 bcm1480_irq_owner
[i
] = 0;
226 * init_IRQ is called early in the boot sequence from init/main.c. It
227 * is responsible for setting up the interrupt mapper and installing the
228 * handler that will be responsible for dispatching interrupts to the
232 * For now, map all interrupts to IP[2]. We could save
233 * some cycles by parceling out system interrupts to different
234 * IP lines, but keep it simple for bringup. We'll also direct
235 * all interrupts to a single CPU; we should probably route
236 * PCI and LDT to one cpu and everything else to the other
237 * to balance the load a bit.
239 * On the second cpu, everything is set to IP5, which is
240 * ignored, EXCEPT the mailbox interrupt. That one is
241 * set to IP[2] so it is handled. This is needed so we
242 * can do cross-cpu function calls, as required by SMP
245 #define IMR_IP2_VAL K_BCM1480_INT_MAP_I0
246 #define IMR_IP3_VAL K_BCM1480_INT_MAP_I1
247 #define IMR_IP4_VAL K_BCM1480_INT_MAP_I2
248 #define IMR_IP5_VAL K_BCM1480_INT_MAP_I3
249 #define IMR_IP6_VAL K_BCM1480_INT_MAP_I4
251 void __init
arch_init_irq(void)
255 unsigned int imask
= STATUSF_IP4
| STATUSF_IP3
| STATUSF_IP2
|
256 STATUSF_IP1
| STATUSF_IP0
;
258 /* Default everything to IP2 */
259 /* Start with _high registers which has no bit 0 interrupt source */
260 for (i
= 1; i
< BCM1480_NR_IRQS_HALF
; i
++) { /* was I0 */
261 for (cpu
= 0; cpu
< 4; cpu
++) {
262 __raw_writeq(IMR_IP2_VAL
,
263 IOADDR(A_BCM1480_IMR_REGISTER(cpu
,
264 R_BCM1480_IMR_INTERRUPT_MAP_BASE_H
) + (i
<< 3)));
268 /* Now do _low registers */
269 for (i
= 0; i
< BCM1480_NR_IRQS_HALF
; i
++) {
270 for (cpu
= 0; cpu
< 4; cpu
++) {
271 __raw_writeq(IMR_IP2_VAL
,
272 IOADDR(A_BCM1480_IMR_REGISTER(cpu
,
273 R_BCM1480_IMR_INTERRUPT_MAP_BASE_L
) + (i
<< 3)));
280 * Map the high 16 bits of mailbox_0 registers to IP[3], for
284 for (cpu
= 0; cpu
< 4; cpu
++) {
285 __raw_writeq(IMR_IP3_VAL
, IOADDR(A_BCM1480_IMR_REGISTER(cpu
, R_BCM1480_IMR_INTERRUPT_MAP_BASE_H
) +
286 (K_BCM1480_INT_MBOX_0_0
<< 3)));
290 /* Clear the mailboxes. The firmware may leave them dirty */
291 for (cpu
= 0; cpu
< 4; cpu
++) {
292 __raw_writeq(0xffffffffffffffffULL
,
293 IOADDR(A_BCM1480_IMR_REGISTER(cpu
, R_BCM1480_IMR_MAILBOX_0_CLR_CPU
)));
294 __raw_writeq(0xffffffffffffffffULL
,
295 IOADDR(A_BCM1480_IMR_REGISTER(cpu
, R_BCM1480_IMR_MAILBOX_1_CLR_CPU
)));
299 /* Mask everything except the high 16 bit of mailbox_0 registers for all cpus */
300 tmp
= ~((u64
) 0) ^ ( (((u64
) 1) << K_BCM1480_INT_MBOX_0_0
));
301 for (cpu
= 0; cpu
< 4; cpu
++) {
302 __raw_writeq(tmp
, IOADDR(A_BCM1480_IMR_REGISTER(cpu
, R_BCM1480_IMR_INTERRUPT_MASK_H
)));
305 for (cpu
= 0; cpu
< 4; cpu
++) {
306 __raw_writeq(tmp
, IOADDR(A_BCM1480_IMR_REGISTER(cpu
, R_BCM1480_IMR_INTERRUPT_MASK_L
)));
310 * Note that the timer interrupts are also mapped, but this is
311 * done in bcm1480_time_init(). Also, the profiling driver
312 * does its own management of IP7.
315 /* Enable necessary IPs, disable the rest */
316 change_c0_status(ST0_IM
, imask
);
319 extern void bcm1480_mailbox_interrupt(void);
321 static inline void dispatch_ip2(void)
323 unsigned long long mask_h
, mask_l
;
324 unsigned int cpu
= smp_processor_id();
328 * Default...we've hit an IP[2] interrupt, which means we've got to
329 * check the 1480 interrupt registers to figure out what to do. Need
330 * to detect which CPU we're on, now that smp_affinity is supported.
332 base
= A_BCM1480_IMR_MAPPER(cpu
);
333 mask_h
= __raw_readq(
334 IOADDR(base
+ R_BCM1480_IMR_INTERRUPT_STATUS_BASE_H
));
335 mask_l
= __raw_readq(
336 IOADDR(base
+ R_BCM1480_IMR_INTERRUPT_STATUS_BASE_L
));
340 do_IRQ(fls64(mask_h
) - 1);
342 do_IRQ(63 + fls64(mask_l
));
346 asmlinkage
void plat_irq_dispatch(void)
348 unsigned int cpu
= smp_processor_id();
349 unsigned int pending
;
351 #ifdef CONFIG_SIBYTE_BCM1480_PROF
352 /* Set compare to count to silence count/compare timer interrupts */
353 write_c0_compare(read_c0_count());
356 pending
= read_c0_cause() & read_c0_status();
358 #ifdef CONFIG_SIBYTE_BCM1480_PROF
359 if (pending
& CAUSEF_IP7
) /* Cpu performance counter interrupt */
364 if (pending
& CAUSEF_IP4
)
365 do_IRQ(K_BCM1480_INT_TIMER_0
+ cpu
);
367 else if (pending
& CAUSEF_IP3
)
368 bcm1480_mailbox_interrupt();
371 else if (pending
& CAUSEF_IP2
)