4 * Copyright (C) 2006 Paul Mundt
5 * Copyright (C) 2009 Magnus Damm
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file "COPYING" in the main directory of this archive
11 #include <linux/platform_device.h>
12 #include <linux/init.h>
13 #include <linux/serial.h>
14 #include <linux/serial_sci.h>
15 #include <linux/sh_timer.h>
18 static struct plat_sci_port scif0_platform_data
= {
19 .mapbase
= 0xffe80000,
20 .flags
= UPF_BOOT_AUTOCONF
,
21 .scscr
= SCSCR_RE
| SCSCR_TE
| SCSCR_REIE
,
22 .scbrr_algo_id
= SCBRR_ALGO_2
,
24 .irqs
= { 40, 41, 43, 42 },
27 static struct platform_device scif0_device
= {
31 .platform_data
= &scif0_platform_data
,
35 static struct sh_timer_config tmu0_platform_data
= {
36 .channel_offset
= 0x04,
38 .clockevent_rating
= 200,
41 static struct resource tmu0_resources
[] = {
45 .flags
= IORESOURCE_MEM
,
49 .flags
= IORESOURCE_IRQ
,
53 static struct platform_device tmu0_device
= {
57 .platform_data
= &tmu0_platform_data
,
59 .resource
= tmu0_resources
,
60 .num_resources
= ARRAY_SIZE(tmu0_resources
),
63 static struct sh_timer_config tmu1_platform_data
= {
64 .channel_offset
= 0x10,
66 .clocksource_rating
= 200,
69 static struct resource tmu1_resources
[] = {
73 .flags
= IORESOURCE_MEM
,
77 .flags
= IORESOURCE_IRQ
,
81 static struct platform_device tmu1_device
= {
85 .platform_data
= &tmu1_platform_data
,
87 .resource
= tmu1_resources
,
88 .num_resources
= ARRAY_SIZE(tmu1_resources
),
91 static struct sh_timer_config tmu2_platform_data
= {
92 .channel_offset
= 0x1c,
96 static struct resource tmu2_resources
[] = {
100 .flags
= IORESOURCE_MEM
,
104 .flags
= IORESOURCE_IRQ
,
108 static struct platform_device tmu2_device
= {
112 .platform_data
= &tmu2_platform_data
,
114 .resource
= tmu2_resources
,
115 .num_resources
= ARRAY_SIZE(tmu2_resources
),
118 static struct platform_device
*sh4202_devices
[] __initdata
= {
125 static int __init
sh4202_devices_setup(void)
127 return platform_add_devices(sh4202_devices
,
128 ARRAY_SIZE(sh4202_devices
));
130 arch_initcall(sh4202_devices_setup
);
132 static struct platform_device
*sh4202_early_devices
[] __initdata
= {
139 void __init
plat_early_device_setup(void)
141 early_platform_add_devices(sh4202_early_devices
,
142 ARRAY_SIZE(sh4202_early_devices
));
148 /* interrupt sources */
149 IRL0
, IRL1
, IRL2
, IRL3
, /* only IRLM mode supported */
150 HUDI
, TMU0
, TMU1
, TMU2
, RTC
, SCIF
, WDT
,
153 static struct intc_vect vectors
[] __initdata
= {
154 INTC_VECT(HUDI
, 0x600),
155 INTC_VECT(TMU0
, 0x400), INTC_VECT(TMU1
, 0x420),
156 INTC_VECT(TMU2
, 0x440), INTC_VECT(TMU2
, 0x460),
157 INTC_VECT(RTC
, 0x480), INTC_VECT(RTC
, 0x4a0),
158 INTC_VECT(RTC
, 0x4c0),
159 INTC_VECT(SCIF
, 0x700), INTC_VECT(SCIF
, 0x720),
160 INTC_VECT(SCIF
, 0x740), INTC_VECT(SCIF
, 0x760),
161 INTC_VECT(WDT
, 0x560),
164 static struct intc_prio_reg prio_registers
[] __initdata
= {
165 { 0xffd00004, 0, 16, 4, /* IPRA */ { TMU0
, TMU1
, TMU2
, RTC
} },
166 { 0xffd00008, 0, 16, 4, /* IPRB */ { WDT
, 0, 0, 0 } },
167 { 0xffd0000c, 0, 16, 4, /* IPRC */ { 0, 0, SCIF
, HUDI
} },
168 { 0xffd00010, 0, 16, 4, /* IPRD */ { IRL0
, IRL1
, IRL2
, IRL3
} },
171 static DECLARE_INTC_DESC(intc_desc
, "sh4-202", vectors
, NULL
,
172 NULL
, prio_registers
, NULL
);
174 static struct intc_vect vectors_irlm
[] __initdata
= {
175 INTC_VECT(IRL0
, 0x240), INTC_VECT(IRL1
, 0x2a0),
176 INTC_VECT(IRL2
, 0x300), INTC_VECT(IRL3
, 0x360),
179 static DECLARE_INTC_DESC(intc_desc_irlm
, "sh4-202_irlm", vectors_irlm
, NULL
,
180 NULL
, prio_registers
, NULL
);
182 void __init
plat_irq_setup(void)
184 register_intc_controller(&intc_desc
);
187 #define INTC_ICR 0xffd00000UL
188 #define INTC_ICR_IRLM (1<<7)
190 void __init
plat_irq_setup_pins(int mode
)
193 case IRQ_MODE_IRQ
: /* individual interrupt mode for IRL3-0 */
194 __raw_writew(__raw_readw(INTC_ICR
) | INTC_ICR_IRLM
, INTC_ICR
);
195 register_intc_controller(&intc_desc_irlm
);