1 /* linux/arch/arm/mach-s5pv210/clock.c
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
6 * S5PV210 - Clock support
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #include <linux/init.h>
14 #include <linux/module.h>
15 #include <linux/kernel.h>
16 #include <linux/list.h>
17 #include <linux/errno.h>
18 #include <linux/err.h>
19 #include <linux/clk.h>
20 #include <linux/sysdev.h>
25 #include <plat/cpu-freq.h>
26 #include <mach/regs-clock.h>
27 #include <plat/clock.h>
30 #include <plat/s5p-clock.h>
31 #include <plat/clock-clksrc.h>
32 #include <plat/s5pv210.h>
34 static unsigned long xtal
;
36 static struct clksrc_clk clk_mout_apll
= {
40 .sources
= &clk_src_apll
,
41 .reg_src
= { .reg
= S5P_CLK_SRC0
, .shift
= 0, .size
= 1 },
44 static struct clksrc_clk clk_mout_epll
= {
48 .sources
= &clk_src_epll
,
49 .reg_src
= { .reg
= S5P_CLK_SRC0
, .shift
= 8, .size
= 1 },
52 static struct clksrc_clk clk_mout_mpll
= {
56 .sources
= &clk_src_mpll
,
57 .reg_src
= { .reg
= S5P_CLK_SRC0
, .shift
= 4, .size
= 1 },
60 static struct clk
*clkset_armclk_list
[] = {
61 [0] = &clk_mout_apll
.clk
,
62 [1] = &clk_mout_mpll
.clk
,
65 static struct clksrc_sources clkset_armclk
= {
66 .sources
= clkset_armclk_list
,
67 .nr_sources
= ARRAY_SIZE(clkset_armclk_list
),
70 static struct clksrc_clk clk_armclk
= {
74 .sources
= &clkset_armclk
,
75 .reg_src
= { .reg
= S5P_CLK_SRC0
, .shift
= 16, .size
= 1 },
76 .reg_div
= { .reg
= S5P_CLK_DIV0
, .shift
= 0, .size
= 3 },
79 static struct clksrc_clk clk_hclk_msys
= {
82 .parent
= &clk_armclk
.clk
,
84 .reg_div
= { .reg
= S5P_CLK_DIV0
, .shift
= 8, .size
= 3 },
87 static struct clksrc_clk clk_pclk_msys
= {
90 .parent
= &clk_hclk_msys
.clk
,
92 .reg_div
= { .reg
= S5P_CLK_DIV0
, .shift
= 12, .size
= 3 },
95 static struct clksrc_clk clk_sclk_a2m
= {
98 .parent
= &clk_mout_apll
.clk
,
100 .reg_div
= { .reg
= S5P_CLK_DIV0
, .shift
= 4, .size
= 3 },
103 static struct clk
*clkset_hclk_sys_list
[] = {
104 [0] = &clk_mout_mpll
.clk
,
105 [1] = &clk_sclk_a2m
.clk
,
108 static struct clksrc_sources clkset_hclk_sys
= {
109 .sources
= clkset_hclk_sys_list
,
110 .nr_sources
= ARRAY_SIZE(clkset_hclk_sys_list
),
113 static struct clksrc_clk clk_hclk_dsys
= {
117 .sources
= &clkset_hclk_sys
,
118 .reg_src
= { .reg
= S5P_CLK_SRC0
, .shift
= 20, .size
= 1 },
119 .reg_div
= { .reg
= S5P_CLK_DIV0
, .shift
= 16, .size
= 4 },
122 static struct clksrc_clk clk_pclk_dsys
= {
125 .parent
= &clk_hclk_dsys
.clk
,
127 .reg_div
= { .reg
= S5P_CLK_DIV0
, .shift
= 20, .size
= 3 },
130 static struct clksrc_clk clk_hclk_psys
= {
134 .sources
= &clkset_hclk_sys
,
135 .reg_src
= { .reg
= S5P_CLK_SRC0
, .shift
= 24, .size
= 1 },
136 .reg_div
= { .reg
= S5P_CLK_DIV0
, .shift
= 24, .size
= 4 },
139 static struct clksrc_clk clk_pclk_psys
= {
142 .parent
= &clk_hclk_psys
.clk
,
144 .reg_div
= { .reg
= S5P_CLK_DIV0
, .shift
= 28, .size
= 3 },
147 static int s5pv210_clk_ip0_ctrl(struct clk
*clk
, int enable
)
149 return s5p_gatectrl(S5P_CLKGATE_IP0
, clk
, enable
);
152 static int s5pv210_clk_ip1_ctrl(struct clk
*clk
, int enable
)
154 return s5p_gatectrl(S5P_CLKGATE_IP1
, clk
, enable
);
157 static int s5pv210_clk_ip2_ctrl(struct clk
*clk
, int enable
)
159 return s5p_gatectrl(S5P_CLKGATE_IP2
, clk
, enable
);
162 static int s5pv210_clk_ip3_ctrl(struct clk
*clk
, int enable
)
164 return s5p_gatectrl(S5P_CLKGATE_IP3
, clk
, enable
);
167 static int s5pv210_clk_mask0_ctrl(struct clk
*clk
, int enable
)
169 return s5p_gatectrl(S5P_CLK_SRC_MASK0
, clk
, enable
);
172 static int s5pv210_clk_mask1_ctrl(struct clk
*clk
, int enable
)
174 return s5p_gatectrl(S5P_CLK_SRC_MASK1
, clk
, enable
);
177 static struct clk clk_sclk_hdmi27m
= {
178 .name
= "sclk_hdmi27m",
182 static struct clk clk_sclk_hdmiphy
= {
183 .name
= "sclk_hdmiphy",
186 static struct clk clk_sclk_usbphy0
= {
187 .name
= "sclk_usbphy0",
190 static struct clk clk_sclk_usbphy1
= {
191 .name
= "sclk_usbphy1",
194 static struct clk clk_pcmcdclk0
= {
198 static struct clk clk_pcmcdclk1
= {
202 static struct clk clk_pcmcdclk2
= {
206 static struct clk
*clkset_vpllsrc_list
[] = {
208 [1] = &clk_sclk_hdmi27m
,
211 static struct clksrc_sources clkset_vpllsrc
= {
212 .sources
= clkset_vpllsrc_list
,
213 .nr_sources
= ARRAY_SIZE(clkset_vpllsrc_list
),
216 static struct clksrc_clk clk_vpllsrc
= {
219 .enable
= s5pv210_clk_mask0_ctrl
,
222 .sources
= &clkset_vpllsrc
,
223 .reg_src
= { .reg
= S5P_CLK_SRC1
, .shift
= 28, .size
= 1 },
226 static struct clk
*clkset_sclk_vpll_list
[] = {
227 [0] = &clk_vpllsrc
.clk
,
228 [1] = &clk_fout_vpll
,
231 static struct clksrc_sources clkset_sclk_vpll
= {
232 .sources
= clkset_sclk_vpll_list
,
233 .nr_sources
= ARRAY_SIZE(clkset_sclk_vpll_list
),
236 static struct clksrc_clk clk_sclk_vpll
= {
240 .sources
= &clkset_sclk_vpll
,
241 .reg_src
= { .reg
= S5P_CLK_SRC0
, .shift
= 12, .size
= 1 },
244 static struct clk
*clkset_moutdmc0src_list
[] = {
245 [0] = &clk_sclk_a2m
.clk
,
246 [1] = &clk_mout_mpll
.clk
,
251 static struct clksrc_sources clkset_moutdmc0src
= {
252 .sources
= clkset_moutdmc0src_list
,
253 .nr_sources
= ARRAY_SIZE(clkset_moutdmc0src_list
),
256 static struct clksrc_clk clk_mout_dmc0
= {
260 .sources
= &clkset_moutdmc0src
,
261 .reg_src
= { .reg
= S5P_CLK_SRC6
, .shift
= 24, .size
= 2 },
264 static struct clksrc_clk clk_sclk_dmc0
= {
267 .parent
= &clk_mout_dmc0
.clk
,
269 .reg_div
= { .reg
= S5P_CLK_DIV6
, .shift
= 28, .size
= 4 },
272 static unsigned long s5pv210_clk_imem_get_rate(struct clk
*clk
)
274 return clk_get_rate(clk
->parent
) / 2;
277 static struct clk_ops clk_hclk_imem_ops
= {
278 .get_rate
= s5pv210_clk_imem_get_rate
,
281 static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk
*clk
)
283 return s5p_get_pll45xx(xtal
, __raw_readl(S5P_APLL_CON
), pll_4508
);
286 static struct clk_ops clk_fout_apll_ops
= {
287 .get_rate
= s5pv210_clk_fout_apll_get_rate
,
290 static struct clk init_clocks_off
[] = {
293 .devname
= "s3c-pl330.0",
294 .parent
= &clk_hclk_psys
.clk
,
295 .enable
= s5pv210_clk_ip0_ctrl
,
299 .devname
= "s3c-pl330.1",
300 .parent
= &clk_hclk_psys
.clk
,
301 .enable
= s5pv210_clk_ip0_ctrl
,
305 .parent
= &clk_hclk_dsys
.clk
,
306 .enable
= s5pv210_clk_ip0_ctrl
,
310 .devname
= "s5pv210-fimc.0",
311 .parent
= &clk_hclk_dsys
.clk
,
312 .enable
= s5pv210_clk_ip0_ctrl
,
313 .ctrlbit
= (1 << 24),
316 .devname
= "s5pv210-fimc.1",
317 .parent
= &clk_hclk_dsys
.clk
,
318 .enable
= s5pv210_clk_ip0_ctrl
,
319 .ctrlbit
= (1 << 25),
322 .devname
= "s5pv210-fimc.2",
323 .parent
= &clk_hclk_dsys
.clk
,
324 .enable
= s5pv210_clk_ip0_ctrl
,
325 .ctrlbit
= (1 << 26),
328 .devname
= "s5p-mfc",
329 .parent
= &clk_pclk_psys
.clk
,
330 .enable
= s5pv210_clk_ip0_ctrl
,
331 .ctrlbit
= (1 << 16),
334 .parent
= &clk_hclk_psys
.clk
,
335 .enable
= s5pv210_clk_ip1_ctrl
,
339 .parent
= &clk_hclk_psys
.clk
,
340 .enable
= s5pv210_clk_ip1_ctrl
,
344 .parent
= &clk_hclk_dsys
.clk
,
345 .enable
= s5pv210_clk_ip1_ctrl
,
349 .parent
= &clk_hclk_psys
.clk
,
350 .enable
= s5pv210_clk_ip1_ctrl
,
354 .devname
= "s3c-sdhci.0",
355 .parent
= &clk_hclk_psys
.clk
,
356 .enable
= s5pv210_clk_ip2_ctrl
,
360 .devname
= "s3c-sdhci.1",
361 .parent
= &clk_hclk_psys
.clk
,
362 .enable
= s5pv210_clk_ip2_ctrl
,
366 .devname
= "s3c-sdhci.2",
367 .parent
= &clk_hclk_psys
.clk
,
368 .enable
= s5pv210_clk_ip2_ctrl
,
372 .devname
= "s3c-sdhci.3",
373 .parent
= &clk_hclk_psys
.clk
,
374 .enable
= s5pv210_clk_ip2_ctrl
,
378 .parent
= &clk_pclk_psys
.clk
,
379 .enable
= s5pv210_clk_ip3_ctrl
,
383 .parent
= &clk_pclk_psys
.clk
,
384 .enable
= s5pv210_clk_ip3_ctrl
,
388 .parent
= &clk_pclk_psys
.clk
,
389 .enable
= s5pv210_clk_ip3_ctrl
,
393 .devname
= "s3c2440-i2c.0",
394 .parent
= &clk_pclk_psys
.clk
,
395 .enable
= s5pv210_clk_ip3_ctrl
,
399 .devname
= "s3c2440-i2c.1",
400 .parent
= &clk_pclk_psys
.clk
,
401 .enable
= s5pv210_clk_ip3_ctrl
,
402 .ctrlbit
= (1 << 10),
405 .devname
= "s3c2440-i2c.2",
406 .parent
= &clk_pclk_psys
.clk
,
407 .enable
= s5pv210_clk_ip3_ctrl
,
411 .devname
= "s3c64xx-spi.0",
412 .parent
= &clk_pclk_psys
.clk
,
413 .enable
= s5pv210_clk_ip3_ctrl
,
417 .devname
= "s3c64xx-spi.1",
418 .parent
= &clk_pclk_psys
.clk
,
419 .enable
= s5pv210_clk_ip3_ctrl
,
423 .devname
= "s3c64xx-spi.2",
424 .parent
= &clk_pclk_psys
.clk
,
425 .enable
= s5pv210_clk_ip3_ctrl
,
429 .parent
= &clk_pclk_psys
.clk
,
430 .enable
= s5pv210_clk_ip3_ctrl
,
434 .parent
= &clk_pclk_psys
.clk
,
435 .enable
= s5pv210_clk_ip3_ctrl
,
439 .parent
= &clk_pclk_psys
.clk
,
440 .enable
= s5pv210_clk_ip3_ctrl
,
444 .devname
= "samsung-i2s.0",
446 .enable
= s5pv210_clk_ip3_ctrl
,
450 .devname
= "samsung-i2s.1",
452 .enable
= s5pv210_clk_ip3_ctrl
,
456 .devname
= "samsung-i2s.2",
458 .enable
= s5pv210_clk_ip3_ctrl
,
463 .enable
= s5pv210_clk_ip3_ctrl
,
468 static struct clk init_clocks
[] = {
471 .parent
= &clk_hclk_msys
.clk
,
473 .enable
= s5pv210_clk_ip0_ctrl
,
474 .ops
= &clk_hclk_imem_ops
,
477 .devname
= "s5pv210-uart.0",
478 .parent
= &clk_pclk_psys
.clk
,
479 .enable
= s5pv210_clk_ip3_ctrl
,
480 .ctrlbit
= (1 << 17),
483 .devname
= "s5pv210-uart.1",
484 .parent
= &clk_pclk_psys
.clk
,
485 .enable
= s5pv210_clk_ip3_ctrl
,
486 .ctrlbit
= (1 << 18),
489 .devname
= "s5pv210-uart.2",
490 .parent
= &clk_pclk_psys
.clk
,
491 .enable
= s5pv210_clk_ip3_ctrl
,
492 .ctrlbit
= (1 << 19),
495 .devname
= "s5pv210-uart.3",
496 .parent
= &clk_pclk_psys
.clk
,
497 .enable
= s5pv210_clk_ip3_ctrl
,
498 .ctrlbit
= (1 << 20),
501 .parent
= &clk_hclk_psys
.clk
,
502 .enable
= s5pv210_clk_ip1_ctrl
,
503 .ctrlbit
= (1 << 26),
507 static struct clk
*clkset_uart_list
[] = {
508 [6] = &clk_mout_mpll
.clk
,
509 [7] = &clk_mout_epll
.clk
,
512 static struct clksrc_sources clkset_uart
= {
513 .sources
= clkset_uart_list
,
514 .nr_sources
= ARRAY_SIZE(clkset_uart_list
),
517 static struct clk
*clkset_group1_list
[] = {
518 [0] = &clk_sclk_a2m
.clk
,
519 [1] = &clk_mout_mpll
.clk
,
520 [2] = &clk_mout_epll
.clk
,
521 [3] = &clk_sclk_vpll
.clk
,
524 static struct clksrc_sources clkset_group1
= {
525 .sources
= clkset_group1_list
,
526 .nr_sources
= ARRAY_SIZE(clkset_group1_list
),
529 static struct clk
*clkset_sclk_onenand_list
[] = {
530 [0] = &clk_hclk_psys
.clk
,
531 [1] = &clk_hclk_dsys
.clk
,
534 static struct clksrc_sources clkset_sclk_onenand
= {
535 .sources
= clkset_sclk_onenand_list
,
536 .nr_sources
= ARRAY_SIZE(clkset_sclk_onenand_list
),
539 static struct clk
*clkset_sclk_dac_list
[] = {
540 [0] = &clk_sclk_vpll
.clk
,
541 [1] = &clk_sclk_hdmiphy
,
544 static struct clksrc_sources clkset_sclk_dac
= {
545 .sources
= clkset_sclk_dac_list
,
546 .nr_sources
= ARRAY_SIZE(clkset_sclk_dac_list
),
549 static struct clksrc_clk clk_sclk_dac
= {
552 .enable
= s5pv210_clk_mask0_ctrl
,
555 .sources
= &clkset_sclk_dac
,
556 .reg_src
= { .reg
= S5P_CLK_SRC1
, .shift
= 8, .size
= 1 },
559 static struct clksrc_clk clk_sclk_pixel
= {
561 .name
= "sclk_pixel",
562 .parent
= &clk_sclk_vpll
.clk
,
564 .reg_div
= { .reg
= S5P_CLK_DIV1
, .shift
= 0, .size
= 4},
567 static struct clk
*clkset_sclk_hdmi_list
[] = {
568 [0] = &clk_sclk_pixel
.clk
,
569 [1] = &clk_sclk_hdmiphy
,
572 static struct clksrc_sources clkset_sclk_hdmi
= {
573 .sources
= clkset_sclk_hdmi_list
,
574 .nr_sources
= ARRAY_SIZE(clkset_sclk_hdmi_list
),
577 static struct clksrc_clk clk_sclk_hdmi
= {
580 .enable
= s5pv210_clk_mask0_ctrl
,
583 .sources
= &clkset_sclk_hdmi
,
584 .reg_src
= { .reg
= S5P_CLK_SRC1
, .shift
= 0, .size
= 1 },
587 static struct clk
*clkset_sclk_mixer_list
[] = {
588 [0] = &clk_sclk_dac
.clk
,
589 [1] = &clk_sclk_hdmi
.clk
,
592 static struct clksrc_sources clkset_sclk_mixer
= {
593 .sources
= clkset_sclk_mixer_list
,
594 .nr_sources
= ARRAY_SIZE(clkset_sclk_mixer_list
),
597 static struct clk
*clkset_sclk_audio0_list
[] = {
598 [0] = &clk_ext_xtal_mux
,
599 [1] = &clk_pcmcdclk0
,
600 [2] = &clk_sclk_hdmi27m
,
601 [3] = &clk_sclk_usbphy0
,
602 [4] = &clk_sclk_usbphy1
,
603 [5] = &clk_sclk_hdmiphy
,
604 [6] = &clk_mout_mpll
.clk
,
605 [7] = &clk_mout_epll
.clk
,
606 [8] = &clk_sclk_vpll
.clk
,
609 static struct clksrc_sources clkset_sclk_audio0
= {
610 .sources
= clkset_sclk_audio0_list
,
611 .nr_sources
= ARRAY_SIZE(clkset_sclk_audio0_list
),
614 static struct clksrc_clk clk_sclk_audio0
= {
616 .name
= "sclk_audio",
617 .devname
= "soc-audio.0",
618 .enable
= s5pv210_clk_mask0_ctrl
,
619 .ctrlbit
= (1 << 24),
621 .sources
= &clkset_sclk_audio0
,
622 .reg_src
= { .reg
= S5P_CLK_SRC6
, .shift
= 0, .size
= 4 },
623 .reg_div
= { .reg
= S5P_CLK_DIV6
, .shift
= 0, .size
= 4 },
626 static struct clk
*clkset_sclk_audio1_list
[] = {
627 [0] = &clk_ext_xtal_mux
,
628 [1] = &clk_pcmcdclk1
,
629 [2] = &clk_sclk_hdmi27m
,
630 [3] = &clk_sclk_usbphy0
,
631 [4] = &clk_sclk_usbphy1
,
632 [5] = &clk_sclk_hdmiphy
,
633 [6] = &clk_mout_mpll
.clk
,
634 [7] = &clk_mout_epll
.clk
,
635 [8] = &clk_sclk_vpll
.clk
,
638 static struct clksrc_sources clkset_sclk_audio1
= {
639 .sources
= clkset_sclk_audio1_list
,
640 .nr_sources
= ARRAY_SIZE(clkset_sclk_audio1_list
),
643 static struct clksrc_clk clk_sclk_audio1
= {
645 .name
= "sclk_audio",
646 .devname
= "soc-audio.1",
647 .enable
= s5pv210_clk_mask0_ctrl
,
648 .ctrlbit
= (1 << 25),
650 .sources
= &clkset_sclk_audio1
,
651 .reg_src
= { .reg
= S5P_CLK_SRC6
, .shift
= 4, .size
= 4 },
652 .reg_div
= { .reg
= S5P_CLK_DIV6
, .shift
= 4, .size
= 4 },
655 static struct clk
*clkset_sclk_audio2_list
[] = {
656 [0] = &clk_ext_xtal_mux
,
657 [1] = &clk_pcmcdclk0
,
658 [2] = &clk_sclk_hdmi27m
,
659 [3] = &clk_sclk_usbphy0
,
660 [4] = &clk_sclk_usbphy1
,
661 [5] = &clk_sclk_hdmiphy
,
662 [6] = &clk_mout_mpll
.clk
,
663 [7] = &clk_mout_epll
.clk
,
664 [8] = &clk_sclk_vpll
.clk
,
667 static struct clksrc_sources clkset_sclk_audio2
= {
668 .sources
= clkset_sclk_audio2_list
,
669 .nr_sources
= ARRAY_SIZE(clkset_sclk_audio2_list
),
672 static struct clksrc_clk clk_sclk_audio2
= {
674 .name
= "sclk_audio",
675 .devname
= "soc-audio.2",
676 .enable
= s5pv210_clk_mask0_ctrl
,
677 .ctrlbit
= (1 << 26),
679 .sources
= &clkset_sclk_audio2
,
680 .reg_src
= { .reg
= S5P_CLK_SRC6
, .shift
= 8, .size
= 4 },
681 .reg_div
= { .reg
= S5P_CLK_DIV6
, .shift
= 8, .size
= 4 },
684 static struct clk
*clkset_sclk_spdif_list
[] = {
685 [0] = &clk_sclk_audio0
.clk
,
686 [1] = &clk_sclk_audio1
.clk
,
687 [2] = &clk_sclk_audio2
.clk
,
690 static struct clksrc_sources clkset_sclk_spdif
= {
691 .sources
= clkset_sclk_spdif_list
,
692 .nr_sources
= ARRAY_SIZE(clkset_sclk_spdif_list
),
695 static struct clksrc_clk clk_sclk_spdif
= {
697 .name
= "sclk_spdif",
698 .enable
= s5pv210_clk_mask0_ctrl
,
699 .ctrlbit
= (1 << 27),
700 .ops
= &s5p_sclk_spdif_ops
,
702 .sources
= &clkset_sclk_spdif
,
703 .reg_src
= { .reg
= S5P_CLK_SRC6
, .shift
= 12, .size
= 2 },
706 static struct clk
*clkset_group2_list
[] = {
707 [0] = &clk_ext_xtal_mux
,
709 [2] = &clk_sclk_hdmi27m
,
710 [3] = &clk_sclk_usbphy0
,
711 [4] = &clk_sclk_usbphy1
,
712 [5] = &clk_sclk_hdmiphy
,
713 [6] = &clk_mout_mpll
.clk
,
714 [7] = &clk_mout_epll
.clk
,
715 [8] = &clk_sclk_vpll
.clk
,
718 static struct clksrc_sources clkset_group2
= {
719 .sources
= clkset_group2_list
,
720 .nr_sources
= ARRAY_SIZE(clkset_group2_list
),
723 static struct clksrc_clk clksrcs
[] = {
728 .sources
= &clkset_group1
,
729 .reg_src
= { .reg
= S5P_CLK_SRC6
, .shift
= 24, .size
= 2 },
730 .reg_div
= { .reg
= S5P_CLK_DIV6
, .shift
= 28, .size
= 4 },
733 .name
= "sclk_onenand",
735 .sources
= &clkset_sclk_onenand
,
736 .reg_src
= { .reg
= S5P_CLK_SRC0
, .shift
= 28, .size
= 1 },
737 .reg_div
= { .reg
= S5P_CLK_DIV6
, .shift
= 12, .size
= 3 },
741 .devname
= "s5pv210-uart.0",
742 .enable
= s5pv210_clk_mask0_ctrl
,
743 .ctrlbit
= (1 << 12),
745 .sources
= &clkset_uart
,
746 .reg_src
= { .reg
= S5P_CLK_SRC4
, .shift
= 16, .size
= 4 },
747 .reg_div
= { .reg
= S5P_CLK_DIV4
, .shift
= 16, .size
= 4 },
751 .devname
= "s5pv210-uart.1",
752 .enable
= s5pv210_clk_mask0_ctrl
,
753 .ctrlbit
= (1 << 13),
755 .sources
= &clkset_uart
,
756 .reg_src
= { .reg
= S5P_CLK_SRC4
, .shift
= 20, .size
= 4 },
757 .reg_div
= { .reg
= S5P_CLK_DIV4
, .shift
= 20, .size
= 4 },
761 .devname
= "s5pv210-uart.2",
762 .enable
= s5pv210_clk_mask0_ctrl
,
763 .ctrlbit
= (1 << 14),
765 .sources
= &clkset_uart
,
766 .reg_src
= { .reg
= S5P_CLK_SRC4
, .shift
= 24, .size
= 4 },
767 .reg_div
= { .reg
= S5P_CLK_DIV4
, .shift
= 24, .size
= 4 },
771 .devname
= "s5pv210-uart.3",
772 .enable
= s5pv210_clk_mask0_ctrl
,
773 .ctrlbit
= (1 << 15),
775 .sources
= &clkset_uart
,
776 .reg_src
= { .reg
= S5P_CLK_SRC4
, .shift
= 28, .size
= 4 },
777 .reg_div
= { .reg
= S5P_CLK_DIV4
, .shift
= 28, .size
= 4 },
780 .name
= "sclk_mixer",
781 .enable
= s5pv210_clk_mask0_ctrl
,
784 .sources
= &clkset_sclk_mixer
,
785 .reg_src
= { .reg
= S5P_CLK_SRC1
, .shift
= 4, .size
= 1 },
789 .devname
= "s5pv210-fimc.0",
790 .enable
= s5pv210_clk_mask1_ctrl
,
793 .sources
= &clkset_group2
,
794 .reg_src
= { .reg
= S5P_CLK_SRC3
, .shift
= 12, .size
= 4 },
795 .reg_div
= { .reg
= S5P_CLK_DIV3
, .shift
= 12, .size
= 4 },
799 .devname
= "s5pv210-fimc.1",
800 .enable
= s5pv210_clk_mask1_ctrl
,
803 .sources
= &clkset_group2
,
804 .reg_src
= { .reg
= S5P_CLK_SRC3
, .shift
= 16, .size
= 4 },
805 .reg_div
= { .reg
= S5P_CLK_DIV3
, .shift
= 16, .size
= 4 },
809 .devname
= "s5pv210-fimc.2",
810 .enable
= s5pv210_clk_mask1_ctrl
,
813 .sources
= &clkset_group2
,
814 .reg_src
= { .reg
= S5P_CLK_SRC3
, .shift
= 20, .size
= 4 },
815 .reg_div
= { .reg
= S5P_CLK_DIV3
, .shift
= 20, .size
= 4 },
819 .enable
= s5pv210_clk_mask0_ctrl
,
822 .sources
= &clkset_group2
,
823 .reg_src
= { .reg
= S5P_CLK_SRC1
, .shift
= 12, .size
= 4 },
824 .reg_div
= { .reg
= S5P_CLK_DIV1
, .shift
= 12, .size
= 4 },
828 .enable
= s5pv210_clk_mask0_ctrl
,
831 .sources
= &clkset_group2
,
832 .reg_src
= { .reg
= S5P_CLK_SRC1
, .shift
= 16, .size
= 4 },
833 .reg_div
= { .reg
= S5P_CLK_DIV1
, .shift
= 16, .size
= 4 },
837 .enable
= s5pv210_clk_mask0_ctrl
,
840 .sources
= &clkset_group2
,
841 .reg_src
= { .reg
= S5P_CLK_SRC1
, .shift
= 20, .size
= 4 },
842 .reg_div
= { .reg
= S5P_CLK_DIV1
, .shift
= 20, .size
= 4 },
846 .devname
= "s3c-sdhci.0",
847 .enable
= s5pv210_clk_mask0_ctrl
,
850 .sources
= &clkset_group2
,
851 .reg_src
= { .reg
= S5P_CLK_SRC4
, .shift
= 0, .size
= 4 },
852 .reg_div
= { .reg
= S5P_CLK_DIV4
, .shift
= 0, .size
= 4 },
856 .devname
= "s3c-sdhci.1",
857 .enable
= s5pv210_clk_mask0_ctrl
,
860 .sources
= &clkset_group2
,
861 .reg_src
= { .reg
= S5P_CLK_SRC4
, .shift
= 4, .size
= 4 },
862 .reg_div
= { .reg
= S5P_CLK_DIV4
, .shift
= 4, .size
= 4 },
866 .devname
= "s3c-sdhci.2",
867 .enable
= s5pv210_clk_mask0_ctrl
,
868 .ctrlbit
= (1 << 10),
870 .sources
= &clkset_group2
,
871 .reg_src
= { .reg
= S5P_CLK_SRC4
, .shift
= 8, .size
= 4 },
872 .reg_div
= { .reg
= S5P_CLK_DIV4
, .shift
= 8, .size
= 4 },
876 .devname
= "s3c-sdhci.3",
877 .enable
= s5pv210_clk_mask0_ctrl
,
878 .ctrlbit
= (1 << 11),
880 .sources
= &clkset_group2
,
881 .reg_src
= { .reg
= S5P_CLK_SRC4
, .shift
= 12, .size
= 4 },
882 .reg_div
= { .reg
= S5P_CLK_DIV4
, .shift
= 12, .size
= 4 },
886 .devname
= "s5p-mfc",
887 .enable
= s5pv210_clk_ip0_ctrl
,
888 .ctrlbit
= (1 << 16),
890 .sources
= &clkset_group1
,
891 .reg_src
= { .reg
= S5P_CLK_SRC2
, .shift
= 4, .size
= 2 },
892 .reg_div
= { .reg
= S5P_CLK_DIV2
, .shift
= 4, .size
= 4 },
896 .enable
= s5pv210_clk_ip0_ctrl
,
897 .ctrlbit
= (1 << 12),
899 .sources
= &clkset_group1
,
900 .reg_src
= { .reg
= S5P_CLK_SRC2
, .shift
= 8, .size
= 2 },
901 .reg_div
= { .reg
= S5P_CLK_DIV2
, .shift
= 8, .size
= 4 },
905 .enable
= s5pv210_clk_ip0_ctrl
,
908 .sources
= &clkset_group1
,
909 .reg_src
= { .reg
= S5P_CLK_SRC2
, .shift
= 0, .size
= 2 },
910 .reg_div
= { .reg
= S5P_CLK_DIV2
, .shift
= 0, .size
= 4 },
914 .enable
= s5pv210_clk_mask0_ctrl
,
917 .sources
= &clkset_group2
,
918 .reg_src
= { .reg
= S5P_CLK_SRC1
, .shift
= 24, .size
= 4 },
919 .reg_div
= { .reg
= S5P_CLK_DIV1
, .shift
= 28, .size
= 4 },
923 .devname
= "s3c64xx-spi.0",
924 .enable
= s5pv210_clk_mask0_ctrl
,
925 .ctrlbit
= (1 << 16),
927 .sources
= &clkset_group2
,
928 .reg_src
= { .reg
= S5P_CLK_SRC5
, .shift
= 0, .size
= 4 },
929 .reg_div
= { .reg
= S5P_CLK_DIV5
, .shift
= 0, .size
= 4 },
933 .devname
= "s3c64xx-spi.1",
934 .enable
= s5pv210_clk_mask0_ctrl
,
935 .ctrlbit
= (1 << 17),
937 .sources
= &clkset_group2
,
938 .reg_src
= { .reg
= S5P_CLK_SRC5
, .shift
= 4, .size
= 4 },
939 .reg_div
= { .reg
= S5P_CLK_DIV5
, .shift
= 4, .size
= 4 },
943 .enable
= s5pv210_clk_mask0_ctrl
,
944 .ctrlbit
= (1 << 29),
946 .sources
= &clkset_group2
,
947 .reg_src
= { .reg
= S5P_CLK_SRC6
, .shift
= 20, .size
= 4 },
948 .reg_div
= { .reg
= S5P_CLK_DIV6
, .shift
= 24, .size
= 4 },
952 .enable
= s5pv210_clk_mask0_ctrl
,
953 .ctrlbit
= (1 << 19),
955 .sources
= &clkset_group2
,
956 .reg_src
= { .reg
= S5P_CLK_SRC5
, .shift
= 12, .size
= 4 },
957 .reg_div
= { .reg
= S5P_CLK_DIV5
, .shift
= 12, .size
= 4 },
961 /* Clock initialisation code */
962 static struct clksrc_clk
*sysclks
[] = {
987 static u32 epll_div
[][6] = {
988 { 48000000, 0, 48, 3, 3, 0 },
989 { 96000000, 0, 48, 3, 2, 0 },
990 { 144000000, 1, 72, 3, 2, 0 },
991 { 192000000, 0, 48, 3, 1, 0 },
992 { 288000000, 1, 72, 3, 1, 0 },
993 { 32750000, 1, 65, 3, 4, 35127 },
994 { 32768000, 1, 65, 3, 4, 35127 },
995 { 45158400, 0, 45, 3, 3, 10355 },
996 { 45000000, 0, 45, 3, 3, 10355 },
997 { 45158000, 0, 45, 3, 3, 10355 },
998 { 49125000, 0, 49, 3, 3, 9961 },
999 { 49152000, 0, 49, 3, 3, 9961 },
1000 { 67737600, 1, 67, 3, 3, 48366 },
1001 { 67738000, 1, 67, 3, 3, 48366 },
1002 { 73800000, 1, 73, 3, 3, 47710 },
1003 { 73728000, 1, 73, 3, 3, 47710 },
1004 { 36000000, 1, 32, 3, 4, 0 },
1005 { 60000000, 1, 60, 3, 3, 0 },
1006 { 72000000, 1, 72, 3, 3, 0 },
1007 { 80000000, 1, 80, 3, 3, 0 },
1008 { 84000000, 0, 42, 3, 2, 0 },
1009 { 50000000, 0, 50, 3, 3, 0 },
1012 static int s5pv210_epll_set_rate(struct clk
*clk
, unsigned long rate
)
1014 unsigned int epll_con
, epll_con_k
;
1017 /* Return if nothing changed */
1018 if (clk
->rate
== rate
)
1021 epll_con
= __raw_readl(S5P_EPLL_CON
);
1022 epll_con_k
= __raw_readl(S5P_EPLL_CON1
);
1024 epll_con_k
&= ~PLL46XX_KDIV_MASK
;
1025 epll_con
&= ~(1 << 27 |
1026 PLL46XX_MDIV_MASK
<< PLL46XX_MDIV_SHIFT
|
1027 PLL46XX_PDIV_MASK
<< PLL46XX_PDIV_SHIFT
|
1028 PLL46XX_SDIV_MASK
<< PLL46XX_SDIV_SHIFT
);
1030 for (i
= 0; i
< ARRAY_SIZE(epll_div
); i
++) {
1031 if (epll_div
[i
][0] == rate
) {
1032 epll_con_k
|= epll_div
[i
][5] << 0;
1033 epll_con
|= (epll_div
[i
][1] << 27 |
1034 epll_div
[i
][2] << PLL46XX_MDIV_SHIFT
|
1035 epll_div
[i
][3] << PLL46XX_PDIV_SHIFT
|
1036 epll_div
[i
][4] << PLL46XX_SDIV_SHIFT
);
1041 if (i
== ARRAY_SIZE(epll_div
)) {
1042 printk(KERN_ERR
"%s: Invalid Clock EPLL Frequency\n",
1047 __raw_writel(epll_con
, S5P_EPLL_CON
);
1048 __raw_writel(epll_con_k
, S5P_EPLL_CON1
);
1050 printk(KERN_WARNING
"EPLL Rate changes from %lu to %lu\n",
1058 static struct clk_ops s5pv210_epll_ops
= {
1059 .set_rate
= s5pv210_epll_set_rate
,
1060 .get_rate
= s5p_epll_get_rate
,
1063 void __init_or_cpufreq
s5pv210_setup_clocks(void)
1065 struct clk
*xtal_clk
;
1066 unsigned long vpllsrc
;
1067 unsigned long armclk
;
1068 unsigned long hclk_msys
;
1069 unsigned long hclk_dsys
;
1070 unsigned long hclk_psys
;
1071 unsigned long pclk_msys
;
1072 unsigned long pclk_dsys
;
1073 unsigned long pclk_psys
;
1079 u32 clkdiv0
, clkdiv1
;
1081 /* Set functions for clk_fout_epll */
1082 clk_fout_epll
.enable
= s5p_epll_enable
;
1083 clk_fout_epll
.ops
= &s5pv210_epll_ops
;
1085 printk(KERN_DEBUG
"%s: registering clocks\n", __func__
);
1087 clkdiv0
= __raw_readl(S5P_CLK_DIV0
);
1088 clkdiv1
= __raw_readl(S5P_CLK_DIV1
);
1090 printk(KERN_DEBUG
"%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
1091 __func__
, clkdiv0
, clkdiv1
);
1093 xtal_clk
= clk_get(NULL
, "xtal");
1094 BUG_ON(IS_ERR(xtal_clk
));
1096 xtal
= clk_get_rate(xtal_clk
);
1099 printk(KERN_DEBUG
"%s: xtal is %ld\n", __func__
, xtal
);
1101 apll
= s5p_get_pll45xx(xtal
, __raw_readl(S5P_APLL_CON
), pll_4508
);
1102 mpll
= s5p_get_pll45xx(xtal
, __raw_readl(S5P_MPLL_CON
), pll_4502
);
1103 epll
= s5p_get_pll46xx(xtal
, __raw_readl(S5P_EPLL_CON
),
1104 __raw_readl(S5P_EPLL_CON1
), pll_4600
);
1105 vpllsrc
= clk_get_rate(&clk_vpllsrc
.clk
);
1106 vpll
= s5p_get_pll45xx(vpllsrc
, __raw_readl(S5P_VPLL_CON
), pll_4502
);
1108 clk_fout_apll
.ops
= &clk_fout_apll_ops
;
1109 clk_fout_mpll
.rate
= mpll
;
1110 clk_fout_epll
.rate
= epll
;
1111 clk_fout_vpll
.rate
= vpll
;
1113 printk(KERN_INFO
"S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
1114 apll
, mpll
, epll
, vpll
);
1116 armclk
= clk_get_rate(&clk_armclk
.clk
);
1117 hclk_msys
= clk_get_rate(&clk_hclk_msys
.clk
);
1118 hclk_dsys
= clk_get_rate(&clk_hclk_dsys
.clk
);
1119 hclk_psys
= clk_get_rate(&clk_hclk_psys
.clk
);
1120 pclk_msys
= clk_get_rate(&clk_pclk_msys
.clk
);
1121 pclk_dsys
= clk_get_rate(&clk_pclk_dsys
.clk
);
1122 pclk_psys
= clk_get_rate(&clk_pclk_psys
.clk
);
1124 printk(KERN_INFO
"S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
1125 "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
1126 armclk
, hclk_msys
, hclk_dsys
, hclk_psys
,
1127 pclk_msys
, pclk_dsys
, pclk_psys
);
1129 clk_f
.rate
= armclk
;
1130 clk_h
.rate
= hclk_psys
;
1131 clk_p
.rate
= pclk_psys
;
1133 for (ptr
= 0; ptr
< ARRAY_SIZE(clksrcs
); ptr
++)
1134 s3c_set_clksrc(&clksrcs
[ptr
], true);
1137 static struct clk
*clks
[] __initdata
= {
1147 void __init
s5pv210_register_clocks(void)
1151 s3c24xx_register_clocks(clks
, ARRAY_SIZE(clks
));
1153 for (ptr
= 0; ptr
< ARRAY_SIZE(sysclks
); ptr
++)
1154 s3c_register_clksrc(sysclks
[ptr
], 1);
1156 s3c_register_clksrc(clksrcs
, ARRAY_SIZE(clksrcs
));
1157 s3c_register_clocks(init_clocks
, ARRAY_SIZE(init_clocks
));
1159 s3c_register_clocks(init_clocks_off
, ARRAY_SIZE(init_clocks_off
));
1160 s3c_disable_clocks(init_clocks_off
, ARRAY_SIZE(init_clocks_off
));