2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 2005-2007 Cavium Networks
8 #include <linux/init.h>
9 #include <linux/kernel.h>
10 #include <linux/sched.h>
11 #include <linux/smp.h>
13 #include <linux/bitops.h>
14 #include <linux/cpu.h>
17 #include <asm/bcache.h>
18 #include <asm/bootinfo.h>
19 #include <asm/cacheops.h>
20 #include <asm/cpu-features.h>
22 #include <asm/pgtable.h>
23 #include <asm/r4kcache.h>
24 #include <asm/system.h>
25 #include <asm/mmu_context.h>
28 #include <asm/octeon/octeon.h>
30 unsigned long long cache_err_dcache
[NR_CPUS
];
33 * Octeon automatically flushes the dcache on tlb changes, so
34 * from Linux's viewpoint it acts much like a physically
35 * tagged cache. No flushing is needed
38 static void octeon_flush_data_cache_page(unsigned long addr
)
43 static inline void octeon_local_flush_icache(void)
45 asm volatile ("synci 0($0)");
49 * Flush local I-cache for the specified range.
51 static void local_octeon_flush_icache_range(unsigned long start
,
54 octeon_local_flush_icache();
58 * Flush caches as necessary for all cores affected by a
59 * vma. If no vma is supplied, all cores are flushed.
61 * @vma: VMA to flush or NULL to flush all icaches.
63 static void octeon_flush_icache_all_cores(struct vm_area_struct
*vma
)
65 extern void octeon_send_ipi_single(int cpu
, unsigned int action
);
72 octeon_local_flush_icache();
75 cpu
= smp_processor_id();
78 * If we have a vma structure, we only need to worry about
79 * cores it has been used on
82 mask
= *mm_cpumask(vma
->vm_mm
);
84 mask
= cpu_online_map
;
86 for_each_cpu_mask(cpu
, mask
)
87 octeon_send_ipi_single(cpu
, SMP_ICACHE_FLUSH
);
95 * Called to flush the icache on all cores
97 static void octeon_flush_icache_all(void)
99 octeon_flush_icache_all_cores(NULL
);
104 * Called to flush all memory associated with a memory
107 * @mm: Memory context to flush
109 static void octeon_flush_cache_mm(struct mm_struct
*mm
)
112 * According to the R4K version of this file, CPUs without
113 * dcache aliases don't need to do anything here
119 * Flush a range of kernel addresses out of the icache
122 static void octeon_flush_icache_range(unsigned long start
, unsigned long end
)
124 octeon_flush_icache_all_cores(NULL
);
129 * Flush the icache for a trampoline. These are used for interrupt
130 * and exception hooking.
132 * @addr: Address to flush
134 static void octeon_flush_cache_sigtramp(unsigned long addr
)
136 struct vm_area_struct
*vma
;
138 vma
= find_vma(current
->mm
, addr
);
139 octeon_flush_icache_all_cores(vma
);
144 * Flush a range out of a vma
150 static void octeon_flush_cache_range(struct vm_area_struct
*vma
,
151 unsigned long start
, unsigned long end
)
153 if (vma
->vm_flags
& VM_EXEC
)
154 octeon_flush_icache_all_cores(vma
);
159 * Flush a specific page of a vma
161 * @vma: VMA to flush page for
162 * @page: Page to flush
165 static void octeon_flush_cache_page(struct vm_area_struct
*vma
,
166 unsigned long page
, unsigned long pfn
)
168 if (vma
->vm_flags
& VM_EXEC
)
169 octeon_flush_icache_all_cores(vma
);
174 * Probe Octeon's caches
177 static void __cpuinit
probe_octeon(void)
179 unsigned long icache_size
;
180 unsigned long dcache_size
;
181 unsigned int config1
;
182 struct cpuinfo_mips
*c
= ¤t_cpu_data
;
184 config1
= read_c0_config1();
185 switch (c
->cputype
) {
186 case CPU_CAVIUM_OCTEON
:
187 case CPU_CAVIUM_OCTEON_PLUS
:
188 c
->icache
.linesz
= 2 << ((config1
>> 19) & 7);
189 c
->icache
.sets
= 64 << ((config1
>> 22) & 7);
190 c
->icache
.ways
= 1 + ((config1
>> 16) & 7);
191 c
->icache
.flags
|= MIPS_CACHE_VTAG
;
193 c
->icache
.sets
* c
->icache
.ways
* c
->icache
.linesz
;
194 c
->icache
.waybit
= ffs(icache_size
/ c
->icache
.ways
) - 1;
195 c
->dcache
.linesz
= 128;
196 if (c
->cputype
== CPU_CAVIUM_OCTEON_PLUS
)
197 c
->dcache
.sets
= 2; /* CN5XXX has two Dcache sets */
199 c
->dcache
.sets
= 1; /* CN3XXX has one Dcache set */
202 c
->dcache
.sets
* c
->dcache
.ways
* c
->dcache
.linesz
;
203 c
->dcache
.waybit
= ffs(dcache_size
/ c
->dcache
.ways
) - 1;
204 c
->options
|= MIPS_CPU_PREFETCH
;
207 case CPU_CAVIUM_OCTEON2
:
208 c
->icache
.linesz
= 2 << ((config1
>> 19) & 7);
211 c
->icache
.flags
|= MIPS_CACHE_VTAG
;
212 icache_size
= c
->icache
.sets
* c
->icache
.ways
* c
->icache
.linesz
;
214 c
->dcache
.linesz
= 128;
217 dcache_size
= c
->dcache
.sets
* c
->dcache
.ways
* c
->dcache
.linesz
;
218 c
->options
|= MIPS_CPU_PREFETCH
;
222 panic("Unsupported Cavium Networks CPU type\n");
226 /* compute a couple of other cache variables */
227 c
->icache
.waysize
= icache_size
/ c
->icache
.ways
;
228 c
->dcache
.waysize
= dcache_size
/ c
->dcache
.ways
;
230 c
->icache
.sets
= icache_size
/ (c
->icache
.linesz
* c
->icache
.ways
);
231 c
->dcache
.sets
= dcache_size
/ (c
->dcache
.linesz
* c
->dcache
.ways
);
233 if (smp_processor_id() == 0) {
234 pr_notice("Primary instruction cache %ldkB, %s, %d way, "
235 "%d sets, linesize %d bytes.\n",
237 cpu_has_vtag_icache
?
238 "virtually tagged" : "physically tagged",
239 c
->icache
.ways
, c
->icache
.sets
, c
->icache
.linesz
);
241 pr_notice("Primary data cache %ldkB, %d-way, %d sets, "
242 "linesize %d bytes.\n",
243 dcache_size
>> 10, c
->dcache
.ways
,
244 c
->dcache
.sets
, c
->dcache
.linesz
);
250 * Setup the Octeon cache flush routines
253 void __cpuinit
octeon_cache_init(void)
255 extern unsigned long ebase
;
256 extern char except_vec2_octeon
;
258 memcpy((void *)(ebase
+ 0x100), &except_vec2_octeon
, 0x80);
259 octeon_flush_cache_sigtramp(ebase
+ 0x100);
263 shm_align_mask
= PAGE_SIZE
- 1;
265 flush_cache_all
= octeon_flush_icache_all
;
266 __flush_cache_all
= octeon_flush_icache_all
;
267 flush_cache_mm
= octeon_flush_cache_mm
;
268 flush_cache_page
= octeon_flush_cache_page
;
269 flush_cache_range
= octeon_flush_cache_range
;
270 flush_cache_sigtramp
= octeon_flush_cache_sigtramp
;
271 flush_icache_all
= octeon_flush_icache_all
;
272 flush_data_cache_page
= octeon_flush_data_cache_page
;
273 flush_icache_range
= octeon_flush_icache_range
;
274 local_flush_icache_range
= local_octeon_flush_icache_range
;
281 * Handle a cache error exception
284 static void cache_parity_error_octeon(int non_recoverable
)
286 unsigned long coreid
= cvmx_get_core_num();
287 uint64_t icache_err
= read_octeon_c0_icacheerr();
289 pr_err("Cache error exception:\n");
290 pr_err("cp0_errorepc == %lx\n", read_c0_errorepc());
291 if (icache_err
& 1) {
292 pr_err("CacheErr (Icache) == %llx\n",
293 (unsigned long long)icache_err
);
294 write_octeon_c0_icacheerr(0);
296 if (cache_err_dcache
[coreid
] & 1) {
297 pr_err("CacheErr (Dcache) == %llx\n",
298 (unsigned long long)cache_err_dcache
[coreid
]);
299 cache_err_dcache
[coreid
] = 0;
303 panic("Can't handle cache error: nested exception");
307 * Called when the the exception is recoverable
310 asmlinkage
void cache_parity_error_octeon_recoverable(void)
312 cache_parity_error_octeon(0);
316 * Called when the the exception is not recoverable
319 asmlinkage
void cache_parity_error_octeon_non_recoverable(void)
321 cache_parity_error_octeon(1);