2 * linux/arch/arm/mach-omap2/timer.c
4 * OMAP2 GP timer support.
6 * Copyright (C) 2009 Nokia Corporation
8 * Update to use new clocksource/clockevent layers
9 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
10 * Copyright (C) 2007 MontaVista Software, Inc.
13 * Copyright (C) 2005 Nokia Corporation
14 * Author: Paul Mundt <paul.mundt@nokia.com>
15 * Juha Yrjölä <juha.yrjola@nokia.com>
16 * OMAP Dual-mode timer framework support by Timo Teras
18 * Some parts based off of TI's 24xx code:
20 * Copyright (C) 2004-2009 Texas Instruments, Inc.
22 * Roughly modelled after the OMAP1 MPU timer code.
23 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
25 * This file is subject to the terms and conditions of the GNU General Public
26 * License. See the file "COPYING" in the main directory of this archive
29 #include <linux/init.h>
30 #include <linux/time.h>
31 #include <linux/interrupt.h>
32 #include <linux/err.h>
33 #include <linux/clk.h>
34 #include <linux/delay.h>
35 #include <linux/irq.h>
36 #include <linux/clocksource.h>
37 #include <linux/clockchips.h>
39 #include <asm/mach/time.h>
40 #include <plat/dmtimer.h>
41 #include <asm/localtimer.h>
42 #include <asm/sched_clock.h>
43 #include <plat/common.h>
44 #include <plat/omap_hwmod.h>
46 /* Parent clocks, eventually these will come from the clock framework */
48 #define OMAP2_MPU_SOURCE "sys_ck"
49 #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
50 #define OMAP4_MPU_SOURCE "sys_clkin_ck"
51 #define OMAP2_32K_SOURCE "func_32k_ck"
52 #define OMAP3_32K_SOURCE "omap_32k_fck"
53 #define OMAP4_32K_SOURCE "sys_32k_ck"
55 #ifdef CONFIG_OMAP_32K_TIMER
56 #define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
57 #define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
58 #define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
59 #define OMAP3_SECURE_TIMER 12
61 #define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
62 #define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
63 #define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
64 #define OMAP3_SECURE_TIMER 1
67 /* MAX_GPTIMER_ID: number of GPTIMERs on the chip */
68 #define MAX_GPTIMER_ID 12
70 u32 sys_timer_reserved
;
74 static struct omap_dm_timer clkev
;
75 static struct clock_event_device clockevent_gpt
;
77 static irqreturn_t
omap2_gp_timer_interrupt(int irq
, void *dev_id
)
79 struct clock_event_device
*evt
= &clockevent_gpt
;
81 __omap_dm_timer_write_status(clkev
.io_base
, OMAP_TIMER_INT_OVERFLOW
);
83 evt
->event_handler(evt
);
87 static struct irqaction omap2_gp_timer_irq
= {
89 .flags
= IRQF_DISABLED
| IRQF_TIMER
| IRQF_IRQPOLL
,
90 .handler
= omap2_gp_timer_interrupt
,
93 static int omap2_gp_timer_set_next_event(unsigned long cycles
,
94 struct clock_event_device
*evt
)
96 __omap_dm_timer_load_start(clkev
.io_base
, OMAP_TIMER_CTRL_ST
,
97 0xffffffff - cycles
, 1);
102 static void omap2_gp_timer_set_mode(enum clock_event_mode mode
,
103 struct clock_event_device
*evt
)
107 __omap_dm_timer_stop(clkev
.io_base
, 1, clkev
.rate
);
110 case CLOCK_EVT_MODE_PERIODIC
:
111 period
= clkev
.rate
/ HZ
;
113 /* Looks like we need to first set the load value separately */
114 __omap_dm_timer_write(clkev
.io_base
, OMAP_TIMER_LOAD_REG
,
115 0xffffffff - period
, 1);
116 __omap_dm_timer_load_start(clkev
.io_base
,
117 OMAP_TIMER_CTRL_AR
| OMAP_TIMER_CTRL_ST
,
118 0xffffffff - period
, 1);
120 case CLOCK_EVT_MODE_ONESHOT
:
122 case CLOCK_EVT_MODE_UNUSED
:
123 case CLOCK_EVT_MODE_SHUTDOWN
:
124 case CLOCK_EVT_MODE_RESUME
:
129 static struct clock_event_device clockevent_gpt
= {
131 .features
= CLOCK_EVT_FEAT_PERIODIC
| CLOCK_EVT_FEAT_ONESHOT
,
133 .set_next_event
= omap2_gp_timer_set_next_event
,
134 .set_mode
= omap2_gp_timer_set_mode
,
137 static int __init
omap_dm_timer_init_one(struct omap_dm_timer
*timer
,
139 const char *fck_source
)
141 char name
[10]; /* 10 = sizeof("gptXX_Xck0") */
142 struct omap_hwmod
*oh
;
146 sprintf(name
, "timer%d", gptimer_id
);
147 omap_hwmod_setup_one(name
);
148 oh
= omap_hwmod_lookup(name
);
152 timer
->irq
= oh
->mpu_irqs
[0].irq
;
153 timer
->phys_base
= oh
->slaves
[0]->addr
->pa_start
;
154 size
= oh
->slaves
[0]->addr
->pa_end
- timer
->phys_base
;
156 /* Static mapping, never released */
157 timer
->io_base
= ioremap(timer
->phys_base
, size
);
161 /* After the dmtimer is using hwmod these clocks won't be needed */
162 sprintf(name
, "gpt%d_fck", gptimer_id
);
163 timer
->fclk
= clk_get(NULL
, name
);
164 if (IS_ERR(timer
->fclk
))
167 sprintf(name
, "gpt%d_ick", gptimer_id
);
168 timer
->iclk
= clk_get(NULL
, name
);
169 if (IS_ERR(timer
->iclk
)) {
170 clk_put(timer
->fclk
);
174 omap_hwmod_enable(oh
);
176 sys_timer_reserved
|= (1 << (gptimer_id
- 1));
178 if (gptimer_id
!= 12) {
181 src
= clk_get(NULL
, fck_source
);
185 res
= __omap_dm_timer_set_source(timer
->fclk
, src
);
186 if (IS_ERR_VALUE(res
))
187 pr_warning("%s: timer%i cannot set source\n",
188 __func__
, gptimer_id
);
192 __omap_dm_timer_reset(timer
->io_base
, 1, 1);
195 timer
->rate
= clk_get_rate(timer
->fclk
);
202 static void __init
omap2_gp_clockevent_init(int gptimer_id
,
203 const char *fck_source
)
207 res
= omap_dm_timer_init_one(&clkev
, gptimer_id
, fck_source
);
210 omap2_gp_timer_irq
.dev_id
= (void *)&clkev
;
211 setup_irq(clkev
.irq
, &omap2_gp_timer_irq
);
213 __omap_dm_timer_int_enable(clkev
.io_base
, OMAP_TIMER_INT_OVERFLOW
);
215 clockevent_gpt
.mult
= div_sc(clkev
.rate
, NSEC_PER_SEC
,
216 clockevent_gpt
.shift
);
217 clockevent_gpt
.max_delta_ns
=
218 clockevent_delta2ns(0xffffffff, &clockevent_gpt
);
219 clockevent_gpt
.min_delta_ns
=
220 clockevent_delta2ns(3, &clockevent_gpt
);
221 /* Timer internal resynch latency. */
223 clockevent_gpt
.cpumask
= cpumask_of(0);
224 clockevents_register_device(&clockevent_gpt
);
226 pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
227 gptimer_id
, clkev
.rate
);
230 /* Clocksource code */
232 #ifdef CONFIG_OMAP_32K_TIMER
234 * When 32k-timer is enabled, don't use GPTimer for clocksource
235 * instead, just leave default clocksource which uses the 32k
236 * sync counter. See clocksource setup in plat-omap/counter_32k.c
239 static void __init
omap2_gp_clocksource_init(int unused
, const char *dummy
)
241 omap_init_clocksource_32k();
246 static struct omap_dm_timer clksrc
;
251 static DEFINE_CLOCK_DATA(cd
);
252 static cycle_t
clocksource_read_cycles(struct clocksource
*cs
)
254 return (cycle_t
)__omap_dm_timer_read_counter(clksrc
.io_base
, 1);
257 static struct clocksource clocksource_gpt
= {
260 .read
= clocksource_read_cycles
,
261 .mask
= CLOCKSOURCE_MASK(32),
262 .flags
= CLOCK_SOURCE_IS_CONTINUOUS
,
265 static void notrace
dmtimer_update_sched_clock(void)
269 cyc
= __omap_dm_timer_read_counter(clksrc
.io_base
, 1);
271 update_sched_clock(&cd
, cyc
, (u32
)~0);
274 unsigned long long notrace
sched_clock(void)
279 cyc
= __omap_dm_timer_read_counter(clksrc
.io_base
, 1);
281 return cyc_to_sched_clock(&cd
, cyc
, (u32
)~0);
284 /* Setup free-running counter for clocksource */
285 static void __init
omap2_gp_clocksource_init(int gptimer_id
,
286 const char *fck_source
)
290 res
= omap_dm_timer_init_one(&clksrc
, gptimer_id
, fck_source
);
293 pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
294 gptimer_id
, clksrc
.rate
);
296 __omap_dm_timer_load_start(clksrc
.io_base
,
297 OMAP_TIMER_CTRL_ST
| OMAP_TIMER_CTRL_AR
, 0, 1);
298 init_sched_clock(&cd
, dmtimer_update_sched_clock
, 32, clksrc
.rate
);
300 if (clocksource_register_hz(&clocksource_gpt
, clksrc
.rate
))
301 pr_err("Could not register clocksource %s\n",
302 clocksource_gpt
.name
);
306 #define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
307 clksrc_nr, clksrc_src) \
308 static void __init omap##name##_timer_init(void) \
310 omap2_gp_clockevent_init((clkev_nr), clkev_src); \
311 omap2_gp_clocksource_init((clksrc_nr), clksrc_src); \
314 #define OMAP_SYS_TIMER(name) \
315 struct sys_timer omap##name##_timer = { \
316 .init = omap##name##_timer_init, \
319 #ifdef CONFIG_ARCH_OMAP2
320 OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE
, 2, OMAP2_MPU_SOURCE
)
324 #ifdef CONFIG_ARCH_OMAP3
325 OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE
, 2, OMAP3_MPU_SOURCE
)
327 OMAP_SYS_TIMER_INIT(3_secure
, OMAP3_SECURE_TIMER
, OMAP3_CLKEV_SOURCE
,
329 OMAP_SYS_TIMER(3_secure
)
332 #ifdef CONFIG_ARCH_OMAP4
333 static void __init
omap4_timer_init(void)
335 #ifdef CONFIG_LOCAL_TIMERS
336 twd_base
= ioremap(OMAP44XX_LOCAL_TWD_BASE
, SZ_256
);
339 omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE
);
340 omap2_gp_clocksource_init(2, OMAP4_MPU_SOURCE
);