2 * OMAP3 Power Management Routines
4 * Copyright (C) 2006-2008 Nokia Corporation
5 * Tony Lindgren <tony@atomide.com>
8 * Copyright (C) 2007 Texas Instruments, Inc.
9 * Rajendra Nayak <rnayak@ti.com>
11 * Copyright (C) 2005 Texas Instruments, Inc.
12 * Richard Woodruff <r-woodruff2@ti.com>
14 * Based on pm.c for omap1
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
22 #include <linux/suspend.h>
23 #include <linux/interrupt.h>
24 #include <linux/module.h>
25 #include <linux/list.h>
26 #include <linux/err.h>
27 #include <linux/gpio.h>
28 #include <linux/clk.h>
30 #include <plat/sram.h>
31 #include <plat/clockdomain.h>
32 #include <plat/powerdomain.h>
33 #include <plat/control.h>
34 #include <plat/serial.h>
35 #include <plat/sdrc.h>
36 #include <plat/prcm.h>
37 #include <plat/gpmc.h>
39 #include <plat/dmtimer.h>
41 #include <plat/resource.h>
43 #include <asm/tlbflush.h>
46 #include "cm-regbits-34xx.h"
47 #include "prm-regbits-34xx.h"
49 #include "smartreflex.h"
54 static int regset_save_on_suspend
;
56 /* Scratchpad offsets */
57 #define OMAP343X_TABLE_ADDRESS_OFFSET 0x31
58 #define OMAP343X_TABLE_VALUE_OFFSET 0x30
59 #define OMAP343X_CONTROL_REG_VALUE_OFFSET 0x32
63 u32 wakeup_timer_seconds
;
64 u32 voltage_off_while_idle
;
67 struct powerdomain
*pwrdm
;
72 struct list_head node
;
75 static LIST_HEAD(pwrst_list
);
77 static void (*_omap_sram_idle
)(u32
*addr
, int save_state
);
79 static int (*_omap_save_secure_sram
)(u32
*addr
);
81 static struct powerdomain
*mpu_pwrdm
, *neon_pwrdm
;
82 static struct powerdomain
*core_pwrdm
, *per_pwrdm
;
83 static struct powerdomain
*cam_pwrdm
;
85 static struct prm_setup_vc prm_setup
= {
87 .voltsetup_time1
= 0xfff,
88 .voltsetup_time2
= 0xfff,
91 .vdd0_on
= 0x30, /* 1.2v */
92 .vdd0_onlp
= 0x20, /* 1.0v */
93 .vdd0_ret
= 0x1e, /* 0.975v */
94 .vdd0_off
= 0x00, /* 0.6v */
95 .vdd1_on
= 0x2c, /* 1.15v */
96 .vdd1_onlp
= 0x20, /* 1.0v */
97 .vdd1_ret
= 0x1e, /* .975v */
98 .vdd1_off
= 0x00, /* 0.6v */
101 static inline void omap3_per_save_context(void)
103 omap_gpio_save_context();
106 static inline void omap3_per_restore_context(void)
108 omap_gpio_restore_context();
111 static void omap3_enable_io_chain(void)
115 if (omap_rev() >= OMAP3430_REV_ES3_1
) {
116 prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN
, WKUP_MOD
, PM_WKEN
);
117 /* Do a readback to assure write has been done */
118 prm_read_mod_reg(WKUP_MOD
, PM_WKEN
);
120 while (!(prm_read_mod_reg(WKUP_MOD
, PM_WKST
) &
121 OMAP3430_ST_IO_CHAIN
)) {
123 if (timeout
> 1000) {
124 printk(KERN_ERR
"Wake up daisy chain "
125 "activation failed.\n");
128 prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN
,
134 static void omap3_disable_io_chain(void)
136 if (omap_rev() >= OMAP3430_REV_ES3_1
)
137 prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN
, WKUP_MOD
, PM_WKEN
);
140 static void omap3_core_save_context(void)
142 u32 control_padconf_off
;
144 /* Save the padconf registers */
145 control_padconf_off
= omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF
);
146 control_padconf_off
|= START_PADCONF_SAVE
;
147 omap_ctrl_writel(control_padconf_off
, OMAP343X_CONTROL_PADCONF_OFF
);
148 /* wait for the save to complete */
149 while (!omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS
)
152 /* Save the Interrupt controller context */
153 omap_intc_save_context();
154 /* Save the GPMC context */
155 omap3_gpmc_save_context();
156 /* Save the system control module context, padconf already save above*/
157 omap3_control_save_context();
158 omap_dma_global_context_save();
161 static void omap3_core_restore_context(void)
163 /* Restore the control module context, padconf restored by h/w */
164 omap3_control_restore_context();
165 /* Restore the GPMC context */
166 omap3_gpmc_restore_context();
167 /* Restore the interrupt controller context */
168 omap_intc_restore_context();
169 omap_dma_global_context_restore();
173 * FIXME: This function should be called before entering off-mode after
174 * OMAP3 secure services have been accessed. Currently it is only called
175 * once during boot sequence, but this works as we are not using secure
178 static void omap3_save_secure_ram_context(u32 target_mpu_state
)
182 if (omap_type() != OMAP2_DEVICE_TYPE_GP
) {
184 * MPU next state must be set to POWER_ON temporarily,
185 * otherwise the WFI executed inside the ROM code
186 * will hang the system.
188 pwrdm_set_next_pwrst(mpu_pwrdm
, PWRDM_POWER_ON
);
189 ret
= _omap_save_secure_sram((u32
*)
190 __pa(omap3_secure_ram_storage
));
191 pwrdm_set_next_pwrst(mpu_pwrdm
, target_mpu_state
);
192 /* Following is for error tracking, it should not happen */
194 printk(KERN_ERR
"save_secure_sram() returns %08x\n",
203 * PRCM Interrupt Handler Helper Function
205 * The purpose of this function is to clear any wake-up events latched
206 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
207 * may occur whilst attempting to clear a PM_WKST_x register and thus
208 * set another bit in this register. A while loop is used to ensure
209 * that any peripheral wake-up events occurring while attempting to
210 * clear the PM_WKST_x are detected and cleared.
212 static int prcm_clear_mod_irqs(s16 module
, u8 regs
)
214 u32 wkst
, fclk
, iclk
, clken
;
215 u16 wkst_off
= (regs
== 3) ? OMAP3430ES2_PM_WKST3
: PM_WKST1
;
216 u16 fclk_off
= (regs
== 3) ? OMAP3430ES2_CM_FCLKEN3
: CM_FCLKEN1
;
217 u16 iclk_off
= (regs
== 3) ? CM_ICLKEN3
: CM_ICLKEN1
;
218 u16 grpsel_off
= (regs
== 3) ?
219 OMAP3430ES2_PM_MPUGRPSEL3
: OMAP3430_PM_MPUGRPSEL
;
222 wkst
= prm_read_mod_reg(module
, wkst_off
);
223 wkst
&= prm_read_mod_reg(module
, grpsel_off
);
225 iclk
= cm_read_mod_reg(module
, iclk_off
);
226 fclk
= cm_read_mod_reg(module
, fclk_off
);
229 cm_set_mod_reg_bits(clken
, module
, iclk_off
);
231 * For USBHOST, we don't know whether HOST1 or
232 * HOST2 woke us up, so enable both f-clocks
234 if (module
== OMAP3430ES2_USBHOST_MOD
)
235 clken
|= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT
;
236 cm_set_mod_reg_bits(clken
, module
, fclk_off
);
237 prm_write_mod_reg(wkst
, module
, wkst_off
);
238 wkst
= prm_read_mod_reg(module
, wkst_off
);
241 cm_write_mod_reg(iclk
, module
, iclk_off
);
242 cm_write_mod_reg(fclk
, module
, fclk_off
);
248 static int _prcm_int_handle_wakeup(void)
252 c
= prcm_clear_mod_irqs(WKUP_MOD
, 1);
253 c
+= prcm_clear_mod_irqs(CORE_MOD
, 1);
254 c
+= prcm_clear_mod_irqs(OMAP3430_PER_MOD
, 1);
255 if (omap_rev() > OMAP3430_REV_ES1_0
) {
256 c
+= prcm_clear_mod_irqs(CORE_MOD
, 3);
257 c
+= prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD
, 1);
264 * PRCM Interrupt Handler
266 * The PRM_IRQSTATUS_MPU register indicates if there are any pending
267 * interrupts from the PRCM for the MPU. These bits must be cleared in
268 * order to clear the PRCM interrupt. The PRCM interrupt handler is
269 * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
270 * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
271 * register indicates that a wake-up event is pending for the MPU and
272 * this bit can only be cleared if the all the wake-up events latched
273 * in the various PM_WKST_x registers have been cleared. The interrupt
274 * handler is implemented using a do-while loop so that if a wake-up
275 * event occurred during the processing of the prcm interrupt handler
276 * (setting a bit in the corresponding PM_WKST_x register and thus
277 * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
278 * this would be handled.
280 static irqreturn_t
prcm_interrupt_handler (int irq
, void *dev_id
)
286 irqstatus_mpu
= prm_read_mod_reg(OCP_MOD
,
287 OMAP3_PRM_IRQSTATUS_MPU_OFFSET
);
289 if (irqstatus_mpu
& (OMAP3430_WKUP_ST
| OMAP3430_IO_ST
)) {
290 c
= _prcm_int_handle_wakeup();
293 * Is the MPU PRCM interrupt handler racing with the
294 * IVA2 PRCM interrupt handler ?
296 WARN(c
== 0, "prcm: WARNING: PRCM indicated MPU wakeup "
297 "but no wakeup sources are marked\n");
299 /* XXX we need to expand our PRCM interrupt handler */
300 WARN(1, "prcm: WARNING: PRCM interrupt received, but "
301 "no code to handle it (%08x)\n", irqstatus_mpu
);
304 prm_write_mod_reg(irqstatus_mpu
, OCP_MOD
,
305 OMAP3_PRM_IRQSTATUS_MPU_OFFSET
);
307 } while (prm_read_mod_reg(OCP_MOD
, OMAP3_PRM_IRQSTATUS_MPU_OFFSET
));
312 static void restore_control_register(u32 val
)
314 __asm__
__volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val
));
317 /* Function to restore the table entry that was modified for enabling MMU */
318 static void restore_table_entry(void)
320 u32
*scratchpad_address
;
321 u32 previous_value
, control_reg_value
;
324 scratchpad_address
= OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD
);
326 /* Get address of entry that was modified */
327 address
= (u32
*)__raw_readl(scratchpad_address
+
328 OMAP343X_TABLE_ADDRESS_OFFSET
);
329 /* Get the previous value which needs to be restored */
330 previous_value
= __raw_readl(scratchpad_address
+
331 OMAP343X_TABLE_VALUE_OFFSET
);
332 address
= __va(address
);
333 *address
= previous_value
;
335 control_reg_value
= __raw_readl(scratchpad_address
336 + OMAP343X_CONTROL_REG_VALUE_OFFSET
);
337 /* This will enable caches and prediction */
338 restore_control_register(control_reg_value
);
341 void omap_sram_idle(void)
343 /* Variable to tell what needs to be saved and restored
344 * in omap_sram_idle*/
345 /* save_state = 0 => Nothing to save and restored */
346 /* save_state = 1 => Only L1 and logic lost */
347 /* save_state = 2 => Only L2 lost */
348 /* save_state = 3 => L1, L2 and logic lost */
350 int mpu_next_state
= PWRDM_POWER_ON
;
351 int per_next_state
= PWRDM_POWER_ON
;
352 int core_next_state
= PWRDM_POWER_ON
;
353 int core_prev_state
, per_prev_state
;
355 int per_state_modified
= 0;
357 if (!_omap_sram_idle
)
360 pwrdm_clear_all_prev_pwrst(mpu_pwrdm
);
361 pwrdm_clear_all_prev_pwrst(neon_pwrdm
);
362 pwrdm_clear_all_prev_pwrst(core_pwrdm
);
363 pwrdm_clear_all_prev_pwrst(per_pwrdm
);
365 mpu_next_state
= pwrdm_read_next_pwrst(mpu_pwrdm
);
366 switch (mpu_next_state
) {
368 case PWRDM_POWER_RET
:
369 /* No need to save context */
372 case PWRDM_POWER_OFF
:
377 printk(KERN_ERR
"Invalid mpu state in sram_idle\n");
381 pwrdm_pre_transition();
384 if (pwrdm_read_pwrst(neon_pwrdm
) == PWRDM_POWER_ON
)
385 pwrdm_set_next_pwrst(neon_pwrdm
, mpu_next_state
);
388 per_next_state
= pwrdm_read_next_pwrst(per_pwrdm
);
389 core_next_state
= pwrdm_read_next_pwrst(core_pwrdm
);
390 if (per_next_state
< PWRDM_POWER_ON
) {
391 omap_uart_prepare_idle(2);
392 omap2_gpio_prepare_for_idle(per_next_state
);
393 if (per_next_state
== PWRDM_POWER_OFF
) {
394 if (core_next_state
== PWRDM_POWER_ON
) {
395 per_next_state
= PWRDM_POWER_RET
;
396 pwrdm_set_next_pwrst(per_pwrdm
, per_next_state
);
397 per_state_modified
= 1;
399 omap3_per_save_context();
403 if (pwrdm_read_pwrst(cam_pwrdm
) == PWRDM_POWER_ON
)
404 omap2_clkdm_deny_idle(mpu_pwrdm
->pwrdm_clkdms
[0]);
407 if (core_next_state
< PWRDM_POWER_ON
) {
408 /* Disable smartreflex before entering WFI */
409 disable_smartreflex(SR1
);
410 disable_smartreflex(SR2
);
411 omap_uart_prepare_idle(0);
412 omap_uart_prepare_idle(1);
413 if (core_next_state
== PWRDM_POWER_OFF
) {
414 prm_set_mod_reg_bits(OMAP3430_AUTO_OFF
,
416 OMAP3_PRM_VOLTCTRL_OFFSET
);
417 omap3_core_save_context();
418 omap3_prcm_save_context();
419 } else if (core_next_state
== PWRDM_POWER_RET
) {
420 prm_set_mod_reg_bits(OMAP3430_AUTO_RET
,
422 OMAP3_PRM_VOLTCTRL_OFFSET
);
424 /* Enable IO-PAD and IO-CHAIN wakeups */
425 prm_set_mod_reg_bits(OMAP3430_EN_IO
, WKUP_MOD
, PM_WKEN
);
426 omap3_enable_io_chain();
430 * On EMU/HS devices ROM code restores a SRDC value
431 * from scratchpad which has automatic self refresh on timeout
432 * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
433 * Hence store/restore the SDRC_POWER register here.
435 if (omap_rev() >= OMAP3430_REV_ES3_0
&&
436 omap_type() != OMAP2_DEVICE_TYPE_GP
&&
437 core_next_state
== PWRDM_POWER_OFF
)
438 sdrc_pwr
= sdrc_read_reg(SDRC_POWER
);
440 if (regset_save_on_suspend
)
441 pm_dbg_regset_save(1);
444 * omap3_arm_context is the location where ARM registers
445 * get saved. The restore path then reads from this
446 * location and restores them back.
448 _omap_sram_idle(omap3_arm_context
, save_state
);
451 if (regset_save_on_suspend
)
452 pm_dbg_regset_save(2);
454 /* Restore normal SDRC POWER settings */
455 if (omap_rev() >= OMAP3430_REV_ES3_0
&&
456 omap_type() != OMAP2_DEVICE_TYPE_GP
&&
457 core_next_state
== PWRDM_POWER_OFF
)
458 sdrc_write_reg(sdrc_pwr
, SDRC_POWER
);
460 /* Restore table entry modified during MMU restoration */
461 if (pwrdm_read_prev_pwrst(mpu_pwrdm
) == PWRDM_POWER_OFF
)
462 restore_table_entry();
465 if (core_next_state
< PWRDM_POWER_ON
) {
466 core_prev_state
= pwrdm_read_prev_pwrst(core_pwrdm
);
467 if (core_prev_state
== PWRDM_POWER_OFF
) {
468 omap3_core_restore_context();
469 omap3_prcm_restore_context();
470 omap3_sram_restore_context();
471 omap2_sms_restore_context();
473 omap_uart_resume_idle(0);
474 omap_uart_resume_idle(1);
475 if (core_next_state
== PWRDM_POWER_OFF
)
476 prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF
,
478 OMAP3_PRM_VOLTCTRL_OFFSET
);
479 else if (core_next_state
== PWRDM_POWER_RET
)
480 prm_clear_mod_reg_bits(OMAP3430_AUTO_RET
,
482 OMAP3_PRM_VOLTCTRL_OFFSET
);
483 /* Enable smartreflex after WFI */
484 enable_smartreflex(SR1
);
485 enable_smartreflex(SR2
);
489 if (per_next_state
< PWRDM_POWER_ON
) {
490 per_prev_state
= pwrdm_read_prev_pwrst(per_pwrdm
);
491 if (per_prev_state
== PWRDM_POWER_OFF
) {
492 omap3_per_restore_context();
493 omap3_gpio_restore_pad_context(0);
494 } else if (per_next_state
== PWRDM_POWER_OFF
)
495 omap3_gpio_restore_pad_context(1);
496 omap2_gpio_resume_after_idle();
497 omap_uart_resume_idle(2);
498 if (per_state_modified
)
499 pwrdm_set_next_pwrst(per_pwrdm
, PWRDM_POWER_OFF
);
502 /* Disable IO-PAD and IO-CHAIN wakeup */
503 if (core_next_state
< PWRDM_POWER_ON
) {
504 prm_clear_mod_reg_bits(OMAP3430_EN_IO
, WKUP_MOD
, PM_WKEN
);
505 omap3_disable_io_chain();
509 pwrdm_post_transition();
511 omap2_clkdm_allow_idle(mpu_pwrdm
->pwrdm_clkdms
[0]);
514 int omap3_can_sleep(void)
516 if (!sleep_while_idle
)
518 if (!omap_uart_can_sleep())
523 /* This sets pwrdm state (other than mpu & core. Currently only ON &
524 * RET are supported. Function is assuming that clkdm doesn't have
525 * hw_sup mode enabled. */
526 int set_pwrdm_state(struct powerdomain
*pwrdm
, u32 state
)
529 int sleep_switch
= 0;
532 if (pwrdm
== NULL
|| IS_ERR(pwrdm
))
535 while (!(pwrdm
->pwrsts
& (1 << state
))) {
536 if (state
== PWRDM_POWER_OFF
)
541 cur_state
= pwrdm_read_next_pwrst(pwrdm
);
542 if (cur_state
== state
)
545 if (pwrdm_read_pwrst(pwrdm
) < PWRDM_POWER_ON
) {
546 omap2_clkdm_wakeup(pwrdm
->pwrdm_clkdms
[0]);
548 pwrdm_wait_transition(pwrdm
);
551 ret
= pwrdm_set_next_pwrst(pwrdm
, state
);
553 printk(KERN_ERR
"Unable to set state of powerdomain: %s\n",
559 omap2_clkdm_allow_idle(pwrdm
->pwrdm_clkdms
[0]);
560 pwrdm_wait_transition(pwrdm
);
561 pwrdm_state_switch(pwrdm
);
568 static void omap3_pm_idle(void)
573 if (!omap3_can_sleep())
576 if (omap_irq_pending() || need_resched())
586 #ifdef CONFIG_SUSPEND
587 static suspend_state_t suspend_state
;
589 static void omap2_pm_wakeup_on_timer(u32 seconds
)
591 u32 tick_rate
, cycles
;
596 tick_rate
= clk_get_rate(omap_dm_timer_get_fclk(gptimer_wakeup
));
597 cycles
= tick_rate
* seconds
;
598 omap_dm_timer_stop(gptimer_wakeup
);
599 omap_dm_timer_set_load_start(gptimer_wakeup
, 0, 0xffffffff - cycles
);
601 pr_info("PM: Resume timer in %d secs (%d ticks at %d ticks/sec.)\n",
602 seconds
, cycles
, tick_rate
);
605 static int omap3_pm_prepare(void)
611 static int omap3_pm_suspend(void)
613 struct power_state
*pwrst
;
616 if (wakeup_timer_seconds
)
617 omap2_pm_wakeup_on_timer(wakeup_timer_seconds
);
619 /* Read current next_pwrsts */
620 list_for_each_entry(pwrst
, &pwrst_list
, node
)
621 pwrst
->saved_state
= pwrdm_read_next_pwrst(pwrst
->pwrdm
);
622 /* Set ones wanted by suspend */
623 list_for_each_entry(pwrst
, &pwrst_list
, node
) {
624 if (set_pwrdm_state(pwrst
->pwrdm
, pwrst
->next_state
))
626 if (pwrdm_clear_all_prev_pwrst(pwrst
->pwrdm
))
630 omap_uart_prepare_suspend();
632 regset_save_on_suspend
= 1;
634 regset_save_on_suspend
= 0;
637 /* Restore next_pwrsts */
638 list_for_each_entry(pwrst
, &pwrst_list
, node
) {
639 state
= pwrdm_read_prev_pwrst(pwrst
->pwrdm
);
640 if (state
> pwrst
->next_state
) {
641 printk(KERN_INFO
"Powerdomain (%s) didn't enter "
643 pwrst
->pwrdm
->name
, pwrst
->next_state
);
646 set_pwrdm_state(pwrst
->pwrdm
, pwrst
->saved_state
);
649 printk(KERN_ERR
"Could not enter target state in pm_suspend\n");
651 printk(KERN_INFO
"Successfully put all powerdomains "
652 "to target state\n");
657 static int omap3_pm_enter(suspend_state_t unused
)
661 switch (suspend_state
) {
662 case PM_SUSPEND_STANDBY
:
664 ret
= omap3_pm_suspend();
673 static void omap3_pm_finish(void)
678 /* Hooks to enable / disable UART interrupts during suspend */
679 static int omap3_pm_begin(suspend_state_t state
)
681 suspend_state
= state
;
682 omap_uart_enable_irqs(0);
686 static void omap3_pm_end(void)
688 suspend_state
= PM_SUSPEND_ON
;
689 omap_uart_enable_irqs(1);
693 static struct platform_suspend_ops omap_pm_ops
= {
694 .begin
= omap3_pm_begin
,
696 .prepare
= omap3_pm_prepare
,
697 .enter
= omap3_pm_enter
,
698 .finish
= omap3_pm_finish
,
699 .valid
= suspend_valid_only_mem
,
701 #endif /* CONFIG_SUSPEND */
705 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
708 * In cases where IVA2 is activated by bootcode, it may prevent
709 * full-chip retention or off-mode because it is not idle. This
710 * function forces the IVA2 into idle state so it can go
711 * into retention/off and thus allow full-chip retention/off.
714 static void __init
omap3_iva_idle(void)
716 /* ensure IVA2 clock is disabled */
717 cm_write_mod_reg(0, OMAP3430_IVA2_MOD
, CM_FCLKEN
);
719 /* if no clock activity, nothing else to do */
720 if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD
, OMAP3430_CM_CLKSTST
) &
721 OMAP3430_CLKACTIVITY_IVA2_MASK
))
725 prm_write_mod_reg(OMAP3430_RST1_IVA2
|
728 OMAP3430_IVA2_MOD
, RM_RSTCTRL
);
730 /* Enable IVA2 clock */
731 cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2
,
732 OMAP3430_IVA2_MOD
, CM_FCLKEN
);
734 /* Set IVA2 boot mode to 'idle' */
735 omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE
,
736 OMAP343X_CONTROL_IVA2_BOOTMOD
);
739 prm_write_mod_reg(0, OMAP3430_IVA2_MOD
, RM_RSTCTRL
);
741 /* Disable IVA2 clock */
742 cm_write_mod_reg(0, OMAP3430_IVA2_MOD
, CM_FCLKEN
);
745 prm_write_mod_reg(OMAP3430_RST1_IVA2
|
748 OMAP3430_IVA2_MOD
, RM_RSTCTRL
);
751 static void __init
omap3_d2d_idle(void)
755 /* In a stand alone OMAP3430 where there is not a stacked
756 * modem for the D2D Idle Ack and D2D MStandby must be pulled
757 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
758 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
759 mask
= (1 << 4) | (1 << 3); /* pull-up, enabled */
760 padconf
= omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY
);
762 omap_ctrl_writew(padconf
, OMAP3_PADCONF_SAD2D_MSTANDBY
);
764 padconf
= omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK
);
766 omap_ctrl_writew(padconf
, OMAP3_PADCONF_SAD2D_IDLEACK
);
769 prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON
|
770 OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST
,
771 CORE_MOD
, RM_RSTCTRL
);
772 prm_write_mod_reg(0, CORE_MOD
, RM_RSTCTRL
);
775 static void __init
prcm_setup_regs(void)
777 /* XXX Reset all wkdeps. This should be done when initializing
779 prm_write_mod_reg(0, OMAP3430_IVA2_MOD
, PM_WKDEP
);
780 prm_write_mod_reg(0, MPU_MOD
, PM_WKDEP
);
781 prm_write_mod_reg(0, OMAP3430_DSS_MOD
, PM_WKDEP
);
782 prm_write_mod_reg(0, OMAP3430_NEON_MOD
, PM_WKDEP
);
783 prm_write_mod_reg(0, OMAP3430_CAM_MOD
, PM_WKDEP
);
784 prm_write_mod_reg(0, OMAP3430_PER_MOD
, PM_WKDEP
);
785 if (omap_rev() > OMAP3430_REV_ES1_0
) {
786 prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD
, PM_WKDEP
);
787 prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD
, PM_WKDEP
);
789 prm_write_mod_reg(0, GFX_MOD
, PM_WKDEP
);
792 * Enable interface clock autoidle for all modules.
793 * Note that in the long run this should be done by clockfw
796 OMAP3430_AUTO_MODEM
|
797 OMAP3430ES2_AUTO_MMC3
|
798 OMAP3430ES2_AUTO_ICR
|
800 OMAP3430_AUTO_SHA12
|
804 OMAP3430_AUTO_MSPRO
|
806 OMAP3430_AUTO_MCSPI4
|
807 OMAP3430_AUTO_MCSPI3
|
808 OMAP3430_AUTO_MCSPI2
|
809 OMAP3430_AUTO_MCSPI1
|
813 OMAP3430_AUTO_UART2
|
814 OMAP3430_AUTO_UART1
|
815 OMAP3430_AUTO_GPT11
|
816 OMAP3430_AUTO_GPT10
|
817 OMAP3430_AUTO_MCBSP5
|
818 OMAP3430_AUTO_MCBSP1
|
819 OMAP3430ES1_AUTO_FAC
| /* This is es1 only */
820 OMAP3430_AUTO_MAILBOXES
|
821 OMAP3430_AUTO_OMAPCTRL
|
822 OMAP3430ES1_AUTO_FSHOSTUSB
|
823 OMAP3430_AUTO_HSOTGUSB
|
824 OMAP3430_AUTO_SAD2D
|
826 CORE_MOD
, CM_AUTOIDLE1
);
832 OMAP3430_AUTO_SHA11
|
834 CORE_MOD
, CM_AUTOIDLE2
);
836 if (omap_rev() > OMAP3430_REV_ES1_0
) {
838 OMAP3430_AUTO_MAD2D
|
839 OMAP3430ES2_AUTO_USBTLL
,
840 CORE_MOD
, CM_AUTOIDLE3
);
846 OMAP3430_AUTO_GPIO1
|
847 OMAP3430_AUTO_32KSYNC
|
848 OMAP3430_AUTO_GPT12
|
850 WKUP_MOD
, CM_AUTOIDLE
);
863 OMAP3430_AUTO_GPIO6
|
864 OMAP3430_AUTO_GPIO5
|
865 OMAP3430_AUTO_GPIO4
|
866 OMAP3430_AUTO_GPIO3
|
867 OMAP3430_AUTO_GPIO2
|
869 OMAP3430_AUTO_UART3
|
878 OMAP3430_AUTO_MCBSP4
|
879 OMAP3430_AUTO_MCBSP3
|
880 OMAP3430_AUTO_MCBSP2
,
884 if (omap_rev() > OMAP3430_REV_ES1_0
) {
886 OMAP3430ES2_AUTO_USBHOST
,
887 OMAP3430ES2_USBHOST_MOD
,
892 * Set all plls to autoidle. This is needed until autoidle is
895 cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT
,
896 OMAP3430_IVA2_MOD
, CM_AUTOIDLE2
);
897 cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT
,
900 cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT
) |
901 (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT
),
904 cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT
,
909 * Enable control of expternal oscillator through
910 * sys_clkreq. In the long run clock framework should
913 prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK
,
914 1 << OMAP_AUTOEXTCLKMODE_SHIFT
,
916 OMAP3_PRM_CLKSRC_CTRL_OFFSET
);
918 /* setup wakup source */
919 prm_write_mod_reg(OMAP3430_EN_IO
| OMAP3430_EN_GPIO1
|
920 OMAP3430_EN_GPT1
| OMAP3430_EN_GPT12
,
922 /* No need to write EN_IO, that is always enabled */
923 prm_write_mod_reg(OMAP3430_EN_GPIO1
| OMAP3430_EN_GPT1
|
925 WKUP_MOD
, OMAP3430_PM_MPUGRPSEL
);
926 /* For some reason IO doesn't generate wakeup event even if
927 * it is selected to mpu wakeup goup */
928 prm_write_mod_reg(OMAP3430_IO_EN
| OMAP3430_WKUP_EN
,
929 OCP_MOD
, OMAP3_PRM_IRQENABLE_MPU_OFFSET
);
931 /* Enable wakeups in PER */
932 prm_write_mod_reg(OMAP3430_EN_GPIO2
| OMAP3430_EN_GPIO3
|
933 OMAP3430_EN_GPIO4
| OMAP3430_EN_GPIO5
|
934 OMAP3430_EN_GPIO6
| OMAP3430_EN_UART3
,
935 OMAP3430_PER_MOD
, PM_WKEN
);
936 /* and allow them to wake up MPU */
937 prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2
| OMAP3430_EN_GPIO3
|
938 OMAP3430_GRPSEL_GPIO4
| OMAP3430_EN_GPIO5
|
939 OMAP3430_GRPSEL_GPIO6
| OMAP3430_EN_UART3
,
940 OMAP3430_PER_MOD
, OMAP3430_PM_MPUGRPSEL
);
942 /* Don't attach IVA interrupts */
943 prm_write_mod_reg(0, WKUP_MOD
, OMAP3430_PM_IVAGRPSEL
);
944 prm_write_mod_reg(0, CORE_MOD
, OMAP3430_PM_IVAGRPSEL1
);
945 prm_write_mod_reg(0, CORE_MOD
, OMAP3430ES2_PM_IVAGRPSEL3
);
946 prm_write_mod_reg(0, OMAP3430_PER_MOD
, OMAP3430_PM_IVAGRPSEL
);
948 /* Clear any pending 'reset' flags */
949 prm_write_mod_reg(0xffffffff, MPU_MOD
, RM_RSTST
);
950 prm_write_mod_reg(0xffffffff, CORE_MOD
, RM_RSTST
);
951 prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD
, RM_RSTST
);
952 prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD
, RM_RSTST
);
953 prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD
, RM_RSTST
);
954 prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD
, RM_RSTST
);
955 prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD
, RM_RSTST
);
957 /* Clear any pending PRCM interrupts */
958 prm_write_mod_reg(0, OCP_MOD
, OMAP3_PRM_IRQSTATUS_MPU_OFFSET
);
960 /* Don't attach IVA interrupts */
961 prm_write_mod_reg(0, WKUP_MOD
, OMAP3430_PM_IVAGRPSEL
);
962 prm_write_mod_reg(0, CORE_MOD
, OMAP3430_PM_IVAGRPSEL1
);
963 prm_write_mod_reg(0, CORE_MOD
, OMAP3430ES2_PM_IVAGRPSEL3
);
964 prm_write_mod_reg(0, OMAP3430_PER_MOD
, OMAP3430_PM_IVAGRPSEL
);
966 /* Clear any pending 'reset' flags */
967 prm_write_mod_reg(0xffffffff, MPU_MOD
, RM_RSTST
);
968 prm_write_mod_reg(0xffffffff, CORE_MOD
, RM_RSTST
);
969 prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD
, RM_RSTST
);
970 prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD
, RM_RSTST
);
971 prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD
, RM_RSTST
);
972 prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD
, RM_RSTST
);
973 prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD
, RM_RSTST
);
975 /* Clear any pending PRCM interrupts */
976 prm_write_mod_reg(0, OCP_MOD
, OMAP3_PRM_IRQSTATUS_MPU_OFFSET
);
982 void omap3_pm_off_mode_enable(int enable
)
984 struct power_state
*pwrst
;
988 state
= PWRDM_POWER_OFF
;
990 state
= PWRDM_POWER_RET
;
992 #ifdef CONFIG_OMAP_PM_SRF
993 resource_lock_opp(VDD1_OPP
);
994 resource_lock_opp(VDD2_OPP
);
995 if (resource_refresh())
996 printk(KERN_ERR
"Error: could not refresh resources\n");
997 resource_unlock_opp(VDD1_OPP
);
998 resource_unlock_opp(VDD2_OPP
);
1000 list_for_each_entry(pwrst
, &pwrst_list
, node
) {
1001 pwrst
->next_state
= state
;
1002 set_pwrdm_state(pwrst
->pwrdm
, state
);
1006 int omap3_pm_get_suspend_state(struct powerdomain
*pwrdm
)
1008 struct power_state
*pwrst
;
1010 list_for_each_entry(pwrst
, &pwrst_list
, node
) {
1011 if (pwrst
->pwrdm
== pwrdm
)
1012 return pwrst
->next_state
;
1017 int omap3_pm_set_suspend_state(struct powerdomain
*pwrdm
, int state
)
1019 struct power_state
*pwrst
;
1021 list_for_each_entry(pwrst
, &pwrst_list
, node
) {
1022 if (pwrst
->pwrdm
== pwrdm
) {
1023 pwrst
->next_state
= state
;
1030 void omap3_set_prm_setup_vc(struct prm_setup_vc
*setup_vc
)
1032 prm_setup
.clksetup
= setup_vc
->clksetup
;
1033 prm_setup
.voltsetup_time1
= setup_vc
->voltsetup_time1
;
1034 prm_setup
.voltsetup_time2
= setup_vc
->voltsetup_time2
;
1035 prm_setup
.voltoffset
= setup_vc
->voltoffset
;
1036 prm_setup
.voltsetup2
= setup_vc
->voltsetup2
;
1037 prm_setup
.vdd0_on
= setup_vc
->vdd0_on
;
1038 prm_setup
.vdd0_onlp
= setup_vc
->vdd0_onlp
;
1039 prm_setup
.vdd0_ret
= setup_vc
->vdd0_ret
;
1040 prm_setup
.vdd0_off
= setup_vc
->vdd0_off
;
1041 prm_setup
.vdd1_on
= setup_vc
->vdd1_on
;
1042 prm_setup
.vdd1_onlp
= setup_vc
->vdd1_onlp
;
1043 prm_setup
.vdd1_ret
= setup_vc
->vdd1_ret
;
1044 prm_setup
.vdd1_off
= setup_vc
->vdd1_off
;
1047 static int __init
pwrdms_setup(struct powerdomain
*pwrdm
, void *unused
)
1049 struct power_state
*pwrst
;
1054 pwrst
= kmalloc(sizeof(struct power_state
), GFP_ATOMIC
);
1057 pwrst
->pwrdm
= pwrdm
;
1058 pwrst
->next_state
= PWRDM_POWER_RET
;
1059 list_add(&pwrst
->node
, &pwrst_list
);
1061 if (pwrdm_has_hdwr_sar(pwrdm
))
1062 pwrdm_enable_hdwr_sar(pwrdm
);
1064 return set_pwrdm_state(pwrst
->pwrdm
, pwrst
->next_state
);
1068 * Enable hw supervised mode for all clockdomains if it's
1069 * supported. Initiate sleep transition for other clockdomains, if
1072 static int __init
clkdms_setup(struct clockdomain
*clkdm
, void *unused
)
1074 if (clkdm
->flags
& CLKDM_CAN_ENABLE_AUTO
)
1075 omap2_clkdm_allow_idle(clkdm
);
1076 else if (clkdm
->flags
& CLKDM_CAN_FORCE_SLEEP
&&
1077 atomic_read(&clkdm
->usecount
) == 0)
1078 omap2_clkdm_sleep(clkdm
);
1082 void omap_push_sram_idle(void)
1084 _omap_sram_idle
= omap_sram_push(omap34xx_cpu_suspend
,
1085 omap34xx_cpu_suspend_sz
);
1086 if (omap_type() != OMAP2_DEVICE_TYPE_GP
)
1087 _omap_save_secure_sram
= omap_sram_push(save_secure_ram_context
,
1088 save_secure_ram_context_sz
);
1091 static int __init
omap3_pm_init(void)
1093 struct power_state
*pwrst
, *tmp
;
1096 if (!cpu_is_omap34xx())
1099 printk(KERN_ERR
"Power Management for TI OMAP3.\n");
1101 /* XXX prcm_setup_regs needs to be before enabling hw
1102 * supervised mode for powerdomains */
1105 ret
= request_irq(INT_34XX_PRCM_MPU_IRQ
,
1106 (irq_handler_t
)prcm_interrupt_handler
,
1107 IRQF_DISABLED
, "prcm", NULL
);
1109 printk(KERN_ERR
"request_irq failed to register for 0x%x\n",
1110 INT_34XX_PRCM_MPU_IRQ
);
1114 ret
= pwrdm_for_each(pwrdms_setup
, NULL
);
1116 printk(KERN_ERR
"Failed to setup powerdomains\n");
1120 (void) clkdm_for_each(clkdms_setup
, NULL
);
1122 mpu_pwrdm
= pwrdm_lookup("mpu_pwrdm");
1123 if (mpu_pwrdm
== NULL
) {
1124 printk(KERN_ERR
"Failed to get mpu_pwrdm\n");
1128 neon_pwrdm
= pwrdm_lookup("neon_pwrdm");
1129 per_pwrdm
= pwrdm_lookup("per_pwrdm");
1130 core_pwrdm
= pwrdm_lookup("core_pwrdm");
1131 cam_pwrdm
= pwrdm_lookup("cam_pwrdm");
1133 omap_push_sram_idle();
1134 #ifdef CONFIG_SUSPEND
1135 suspend_set_ops(&omap_pm_ops
);
1136 #endif /* CONFIG_SUSPEND */
1138 pm_idle
= omap3_pm_idle
;
1141 pwrdm_add_wkdep(neon_pwrdm
, mpu_pwrdm
);
1143 * REVISIT: This wkdep is only necessary when GPIO2-6 are enabled for
1144 * IO-pad wakeup. Otherwise it will unnecessarily waste power
1145 * waking up PER with every CORE wakeup - see
1146 * http://marc.info/?l=linux-omap&m=121852150710062&w=2
1148 pwrdm_add_wkdep(per_pwrdm
, core_pwrdm
);
1150 if (omap_type() != OMAP2_DEVICE_TYPE_GP
) {
1151 omap3_secure_ram_storage
=
1152 kmalloc(0x803F, GFP_KERNEL
);
1153 if (!omap3_secure_ram_storage
)
1154 printk(KERN_ERR
"Memory allocation failed when"
1155 "allocating for secure sram context\n");
1157 local_irq_disable();
1158 local_fiq_disable();
1160 omap_dma_global_context_save();
1161 omap3_save_secure_ram_context(PWRDM_POWER_ON
);
1162 omap_dma_global_context_restore();
1168 omap3_save_scratchpad_contents();
1172 free_irq(INT_34XX_PRCM_MPU_IRQ
, NULL
);
1173 list_for_each_entry_safe(pwrst
, tmp
, &pwrst_list
, node
) {
1174 list_del(&pwrst
->node
);
1180 static void __init
configure_vc(void)
1183 prm_write_mod_reg((R_SRI2C_SLAVE_ADDR
<< OMAP3430_SMPS_SA1_SHIFT
) |
1184 (R_SRI2C_SLAVE_ADDR
<< OMAP3430_SMPS_SA0_SHIFT
),
1185 OMAP3430_GR_MOD
, OMAP3_PRM_VC_SMPS_SA_OFFSET
);
1186 prm_write_mod_reg((R_VDD2_SR_CONTROL
<< OMAP3430_VOLRA1_SHIFT
) |
1187 (R_VDD1_SR_CONTROL
<< OMAP3430_VOLRA0_SHIFT
),
1188 OMAP3430_GR_MOD
, OMAP3_PRM_VC_SMPS_VOL_RA_OFFSET
);
1190 prm_write_mod_reg((prm_setup
.vdd0_on
<< OMAP3430_VC_CMD_ON_SHIFT
) |
1191 (prm_setup
.vdd0_onlp
<< OMAP3430_VC_CMD_ONLP_SHIFT
) |
1192 (prm_setup
.vdd0_ret
<< OMAP3430_VC_CMD_RET_SHIFT
) |
1193 (prm_setup
.vdd0_off
<< OMAP3430_VC_CMD_OFF_SHIFT
),
1194 OMAP3430_GR_MOD
, OMAP3_PRM_VC_CMD_VAL_0_OFFSET
);
1196 prm_write_mod_reg((prm_setup
.vdd1_on
<< OMAP3430_VC_CMD_ON_SHIFT
) |
1197 (prm_setup
.vdd1_onlp
<< OMAP3430_VC_CMD_ONLP_SHIFT
) |
1198 (prm_setup
.vdd1_ret
<< OMAP3430_VC_CMD_RET_SHIFT
) |
1199 (prm_setup
.vdd1_off
<< OMAP3430_VC_CMD_OFF_SHIFT
),
1200 OMAP3430_GR_MOD
, OMAP3_PRM_VC_CMD_VAL_1_OFFSET
);
1202 prm_write_mod_reg(OMAP3430_CMD1
| OMAP3430_RAV1
, OMAP3430_GR_MOD
,
1203 OMAP3_PRM_VC_CH_CONF_OFFSET
);
1205 prm_write_mod_reg(OMAP3430_MCODE_SHIFT
| OMAP3430_HSEN
| OMAP3430_SREN
,
1207 OMAP3_PRM_VC_I2C_CFG_OFFSET
);
1209 /* Write setup times */
1210 prm_write_mod_reg(prm_setup
.clksetup
, OMAP3430_GR_MOD
,
1211 OMAP3_PRM_CLKSETUP_OFFSET
);
1212 prm_write_mod_reg((prm_setup
.voltsetup_time2
<<
1213 OMAP3430_SETUP_TIME2_SHIFT
) |
1214 (prm_setup
.voltsetup_time1
<<
1215 OMAP3430_SETUP_TIME1_SHIFT
),
1216 OMAP3430_GR_MOD
, OMAP3_PRM_VOLTSETUP1_OFFSET
);
1218 prm_write_mod_reg(prm_setup
.voltoffset
, OMAP3430_GR_MOD
,
1219 OMAP3_PRM_VOLTOFFSET_OFFSET
);
1220 prm_write_mod_reg(prm_setup
.voltsetup2
, OMAP3430_GR_MOD
,
1221 OMAP3_PRM_VOLTSETUP2_OFFSET
);
1223 pm_dbg_regset_init(1);
1224 pm_dbg_regset_init(2);
1227 static int __init
omap3_pm_early_init(void)
1229 prm_clear_mod_reg_bits(OMAP3430_OFFMODE_POL
, OMAP3430_GR_MOD
,
1230 OMAP3_PRM_POLCTRL_OFFSET
);
1237 arch_initcall(omap3_pm_early_init
);
1238 late_initcall(omap3_pm_init
);