I2C: TWL4030: Kconfig and Makefile changes
[linux-ginger.git] / arch / sh / kernel / timers / timer-cmt.c
blobd20c8c3758817981549ac4fce5e47d7dafc2ffa7
1 /*
2 * arch/sh/kernel/timers/timer-cmt.c - CMT Timer Support
4 * Copyright (C) 2005 Yoshinori Sato
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file "COPYING" in the main directory of this archive
8 * for more details.
9 */
11 #include <linux/init.h>
12 #include <linux/kernel.h>
13 #include <linux/interrupt.h>
14 #include <linux/seqlock.h>
15 #include <asm/timer.h>
16 #include <asm/rtc.h>
17 #include <asm/io.h>
18 #include <asm/irq.h>
19 #include <asm/clock.h>
21 #if defined(CONFIG_CPU_SUBTYPE_SH7619)
22 #define CMT_CMSTR 0xf84a0070
23 #define CMT_CMCSR_0 0xf84a0072
24 #define CMT_CMCNT_0 0xf84a0074
25 #define CMT_CMCOR_0 0xf84a0076
26 #define CMT_CMCSR_1 0xf84a0078
27 #define CMT_CMCNT_1 0xf84a007a
28 #define CMT_CMCOR_1 0xf84a007c
30 #define STBCR3 0xf80a0000
31 #define cmt_clock_enable() do { ctrl_outb(ctrl_inb(STBCR3) & ~0x10, STBCR3); } while(0)
32 #define CMT_CMCSR_INIT 0x0040
33 #define CMT_CMCSR_CALIB 0x0000
34 #elif defined(CONFIG_CPU_SUBTYPE_SH7203) || \
35 defined(CONFIG_CPU_SUBTYPE_SH7206) || \
36 defined(CONFIG_CPU_SUBTYPE_SH7263)
37 #define CMT_CMSTR 0xfffec000
38 #define CMT_CMCSR_0 0xfffec002
39 #define CMT_CMCNT_0 0xfffec004
40 #define CMT_CMCOR_0 0xfffec006
42 #define STBCR4 0xfffe040c
43 #define cmt_clock_enable() do { ctrl_outb(ctrl_inb(STBCR4) & ~0x04, STBCR4); } while(0)
44 #define CMT_CMCSR_INIT 0x0040
45 #define CMT_CMCSR_CALIB 0x0000
46 #else
47 #error "Unknown CPU SUBTYPE"
48 #endif
50 static unsigned long cmt_timer_get_offset(void)
52 int count;
53 static unsigned short count_p = 0xffff; /* for the first call after boot */
54 static unsigned long jiffies_p = 0;
57 * cache volatile jiffies temporarily; we have IRQs turned off.
59 unsigned long jiffies_t;
61 /* timer count may underflow right here */
62 count = ctrl_inw(CMT_CMCOR_0);
63 count -= ctrl_inw(CMT_CMCNT_0);
65 jiffies_t = jiffies;
68 * avoiding timer inconsistencies (they are rare, but they happen)...
69 * there is one kind of problem that must be avoided here:
70 * 1. the timer counter underflows
73 if (jiffies_t == jiffies_p) {
74 if (count > count_p) {
75 /* the nutcase */
76 if (ctrl_inw(CMT_CMCSR_0) & 0x80) { /* Check CMF bit */
77 count -= LATCH;
78 } else {
79 printk("%s (): hardware timer problem?\n",
80 __func__);
83 } else
84 jiffies_p = jiffies_t;
86 count_p = count;
88 count = ((LATCH-1) - count) * TICK_SIZE;
89 count = (count + LATCH/2) / LATCH;
91 return count;
94 static irqreturn_t cmt_timer_interrupt(int irq, void *dev_id)
96 unsigned long timer_status;
98 /* Clear CMF bit */
99 timer_status = ctrl_inw(CMT_CMCSR_0);
100 timer_status &= ~0x80;
101 ctrl_outw(timer_status, CMT_CMCSR_0);
103 handle_timer_tick();
105 return IRQ_HANDLED;
108 static struct irqaction cmt_irq = {
109 .name = "timer",
110 .handler = cmt_timer_interrupt,
111 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
112 .mask = CPU_MASK_NONE,
115 static void cmt_clk_init(struct clk *clk)
117 u8 divisor = CMT_CMCSR_INIT & 0x3;
118 ctrl_inw(CMT_CMCSR_0);
119 ctrl_outw(CMT_CMCSR_INIT, CMT_CMCSR_0);
120 clk->parent = clk_get(NULL, "module_clk");
121 clk->rate = clk->parent->rate / (8 << (divisor << 1));
124 static void cmt_clk_recalc(struct clk *clk)
126 u8 divisor = ctrl_inw(CMT_CMCSR_0) & 0x3;
127 clk->rate = clk->parent->rate / (8 << (divisor << 1));
130 static struct clk_ops cmt_clk_ops = {
131 .init = cmt_clk_init,
132 .recalc = cmt_clk_recalc,
135 static struct clk cmt0_clk = {
136 .name = "cmt0_clk",
137 .ops = &cmt_clk_ops,
140 static int cmt_timer_start(void)
142 ctrl_outw(ctrl_inw(CMT_CMSTR) | 0x01, CMT_CMSTR);
143 return 0;
146 static int cmt_timer_stop(void)
148 ctrl_outw(ctrl_inw(CMT_CMSTR) & ~0x01, CMT_CMSTR);
149 return 0;
152 static int cmt_timer_init(void)
154 unsigned long interval;
156 cmt_clock_enable();
158 setup_irq(CONFIG_SH_TIMER_IRQ, &cmt_irq);
160 cmt0_clk.parent = clk_get(NULL, "module_clk");
162 cmt_timer_stop();
164 interval = cmt0_clk.parent->rate / 8 / HZ;
165 printk(KERN_INFO "Interval = %ld\n", interval);
167 ctrl_outw(interval, CMT_CMCOR_0);
169 clk_register(&cmt0_clk);
170 clk_enable(&cmt0_clk);
172 cmt_timer_start();
174 return 0;
177 struct sys_timer_ops cmt_timer_ops = {
178 .init = cmt_timer_init,
179 .start = cmt_timer_start,
180 .stop = cmt_timer_stop,
181 #ifndef CONFIG_GENERIC_TIME
182 .get_offset = cmt_timer_get_offset,
183 #endif
186 struct sys_timer cmt_timer = {
187 .name = "cmt",
188 .ops = &cmt_timer_ops,