2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 #include <linux/pci.h>
21 #include <linux/gfp.h>
22 #include <linux/bitops.h>
23 #include <linux/debugfs.h>
24 #include <linux/scatterlist.h>
25 #include <linux/dma-mapping.h>
26 #include <linux/iommu-helper.h>
27 #include <linux/iommu.h>
28 #include <asm/proto.h>
29 #include <asm/iommu.h>
31 #include <asm/amd_iommu_types.h>
32 #include <asm/amd_iommu.h>
34 #define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
36 #define EXIT_LOOP_COUNT 10000000
38 static DEFINE_RWLOCK(amd_iommu_devtable_lock
);
40 /* A list of preallocated protection domains */
41 static LIST_HEAD(iommu_pd_list
);
42 static DEFINE_SPINLOCK(iommu_pd_list_lock
);
44 #ifdef CONFIG_IOMMU_API
45 static struct iommu_ops amd_iommu_ops
;
49 * general struct to manage commands send to an IOMMU
55 static int dma_ops_unity_map(struct dma_ops_domain
*dma_dom
,
56 struct unity_map_entry
*e
);
57 static struct dma_ops_domain
*find_protection_domain(u16 devid
);
60 #ifdef CONFIG_AMD_IOMMU_STATS
63 * Initialization code for statistics collection
66 DECLARE_STATS_COUNTER(compl_wait
);
67 DECLARE_STATS_COUNTER(cnt_map_single
);
68 DECLARE_STATS_COUNTER(cnt_unmap_single
);
69 DECLARE_STATS_COUNTER(cnt_map_sg
);
70 DECLARE_STATS_COUNTER(cnt_unmap_sg
);
71 DECLARE_STATS_COUNTER(cnt_alloc_coherent
);
72 DECLARE_STATS_COUNTER(cnt_free_coherent
);
73 DECLARE_STATS_COUNTER(cross_page
);
74 DECLARE_STATS_COUNTER(domain_flush_single
);
75 DECLARE_STATS_COUNTER(domain_flush_all
);
76 DECLARE_STATS_COUNTER(alloced_io_mem
);
77 DECLARE_STATS_COUNTER(total_map_requests
);
79 static struct dentry
*stats_dir
;
80 static struct dentry
*de_isolate
;
81 static struct dentry
*de_fflush
;
83 static void amd_iommu_stats_add(struct __iommu_counter
*cnt
)
85 if (stats_dir
== NULL
)
88 cnt
->dent
= debugfs_create_u64(cnt
->name
, 0444, stats_dir
,
92 static void amd_iommu_stats_init(void)
94 stats_dir
= debugfs_create_dir("amd-iommu", NULL
);
95 if (stats_dir
== NULL
)
98 de_isolate
= debugfs_create_bool("isolation", 0444, stats_dir
,
99 (u32
*)&amd_iommu_isolate
);
101 de_fflush
= debugfs_create_bool("fullflush", 0444, stats_dir
,
102 (u32
*)&amd_iommu_unmap_flush
);
104 amd_iommu_stats_add(&compl_wait
);
105 amd_iommu_stats_add(&cnt_map_single
);
106 amd_iommu_stats_add(&cnt_unmap_single
);
107 amd_iommu_stats_add(&cnt_map_sg
);
108 amd_iommu_stats_add(&cnt_unmap_sg
);
109 amd_iommu_stats_add(&cnt_alloc_coherent
);
110 amd_iommu_stats_add(&cnt_free_coherent
);
111 amd_iommu_stats_add(&cross_page
);
112 amd_iommu_stats_add(&domain_flush_single
);
113 amd_iommu_stats_add(&domain_flush_all
);
114 amd_iommu_stats_add(&alloced_io_mem
);
115 amd_iommu_stats_add(&total_map_requests
);
120 /* returns !0 if the IOMMU is caching non-present entries in its TLB */
121 static int iommu_has_npcache(struct amd_iommu
*iommu
)
123 return iommu
->cap
& (1UL << IOMMU_CAP_NPCACHE
);
126 /****************************************************************************
128 * Interrupt handling functions
130 ****************************************************************************/
132 static void iommu_print_event(void *__evt
)
135 int type
= (event
[1] >> EVENT_TYPE_SHIFT
) & EVENT_TYPE_MASK
;
136 int devid
= (event
[0] >> EVENT_DEVID_SHIFT
) & EVENT_DEVID_MASK
;
137 int domid
= (event
[1] >> EVENT_DOMID_SHIFT
) & EVENT_DOMID_MASK
;
138 int flags
= (event
[1] >> EVENT_FLAGS_SHIFT
) & EVENT_FLAGS_MASK
;
139 u64 address
= (u64
)(((u64
)event
[3]) << 32) | event
[2];
141 printk(KERN_ERR
"AMD IOMMU: Event logged [");
144 case EVENT_TYPE_ILL_DEV
:
145 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
146 "address=0x%016llx flags=0x%04x]\n",
147 PCI_BUS(devid
), PCI_SLOT(devid
), PCI_FUNC(devid
),
150 case EVENT_TYPE_IO_FAULT
:
151 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
152 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
153 PCI_BUS(devid
), PCI_SLOT(devid
), PCI_FUNC(devid
),
154 domid
, address
, flags
);
156 case EVENT_TYPE_DEV_TAB_ERR
:
157 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
158 "address=0x%016llx flags=0x%04x]\n",
159 PCI_BUS(devid
), PCI_SLOT(devid
), PCI_FUNC(devid
),
162 case EVENT_TYPE_PAGE_TAB_ERR
:
163 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
164 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
165 PCI_BUS(devid
), PCI_SLOT(devid
), PCI_FUNC(devid
),
166 domid
, address
, flags
);
168 case EVENT_TYPE_ILL_CMD
:
169 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address
);
171 case EVENT_TYPE_CMD_HARD_ERR
:
172 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
173 "flags=0x%04x]\n", address
, flags
);
175 case EVENT_TYPE_IOTLB_INV_TO
:
176 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
177 "address=0x%016llx]\n",
178 PCI_BUS(devid
), PCI_SLOT(devid
), PCI_FUNC(devid
),
181 case EVENT_TYPE_INV_DEV_REQ
:
182 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
183 "address=0x%016llx flags=0x%04x]\n",
184 PCI_BUS(devid
), PCI_SLOT(devid
), PCI_FUNC(devid
),
188 printk(KERN_ERR
"UNKNOWN type=0x%02x]\n", type
);
192 static void iommu_poll_events(struct amd_iommu
*iommu
)
197 spin_lock_irqsave(&iommu
->lock
, flags
);
199 head
= readl(iommu
->mmio_base
+ MMIO_EVT_HEAD_OFFSET
);
200 tail
= readl(iommu
->mmio_base
+ MMIO_EVT_TAIL_OFFSET
);
202 while (head
!= tail
) {
203 iommu_print_event(iommu
->evt_buf
+ head
);
204 head
= (head
+ EVENT_ENTRY_SIZE
) % iommu
->evt_buf_size
;
207 writel(head
, iommu
->mmio_base
+ MMIO_EVT_HEAD_OFFSET
);
209 spin_unlock_irqrestore(&iommu
->lock
, flags
);
212 irqreturn_t
amd_iommu_int_handler(int irq
, void *data
)
214 struct amd_iommu
*iommu
;
216 list_for_each_entry(iommu
, &amd_iommu_list
, list
)
217 iommu_poll_events(iommu
);
222 /****************************************************************************
224 * IOMMU command queuing functions
226 ****************************************************************************/
229 * Writes the command to the IOMMUs command buffer and informs the
230 * hardware about the new command. Must be called with iommu->lock held.
232 static int __iommu_queue_command(struct amd_iommu
*iommu
, struct iommu_cmd
*cmd
)
237 tail
= readl(iommu
->mmio_base
+ MMIO_CMD_TAIL_OFFSET
);
238 target
= iommu
->cmd_buf
+ tail
;
239 memcpy_toio(target
, cmd
, sizeof(*cmd
));
240 tail
= (tail
+ sizeof(*cmd
)) % iommu
->cmd_buf_size
;
241 head
= readl(iommu
->mmio_base
+ MMIO_CMD_HEAD_OFFSET
);
244 writel(tail
, iommu
->mmio_base
+ MMIO_CMD_TAIL_OFFSET
);
250 * General queuing function for commands. Takes iommu->lock and calls
251 * __iommu_queue_command().
253 static int iommu_queue_command(struct amd_iommu
*iommu
, struct iommu_cmd
*cmd
)
258 spin_lock_irqsave(&iommu
->lock
, flags
);
259 ret
= __iommu_queue_command(iommu
, cmd
);
261 iommu
->need_sync
= true;
262 spin_unlock_irqrestore(&iommu
->lock
, flags
);
268 * This function waits until an IOMMU has completed a completion
271 static void __iommu_wait_for_completion(struct amd_iommu
*iommu
)
277 INC_STATS_COUNTER(compl_wait
);
279 while (!ready
&& (i
< EXIT_LOOP_COUNT
)) {
281 /* wait for the bit to become one */
282 status
= readl(iommu
->mmio_base
+ MMIO_STATUS_OFFSET
);
283 ready
= status
& MMIO_STATUS_COM_WAIT_INT_MASK
;
286 /* set bit back to zero */
287 status
&= ~MMIO_STATUS_COM_WAIT_INT_MASK
;
288 writel(status
, iommu
->mmio_base
+ MMIO_STATUS_OFFSET
);
290 if (unlikely(i
== EXIT_LOOP_COUNT
))
291 panic("AMD IOMMU: Completion wait loop failed\n");
295 * This function queues a completion wait command into the command
298 static int __iommu_completion_wait(struct amd_iommu
*iommu
)
300 struct iommu_cmd cmd
;
302 memset(&cmd
, 0, sizeof(cmd
));
303 cmd
.data
[0] = CMD_COMPL_WAIT_INT_MASK
;
304 CMD_SET_TYPE(&cmd
, CMD_COMPL_WAIT
);
306 return __iommu_queue_command(iommu
, &cmd
);
310 * This function is called whenever we need to ensure that the IOMMU has
311 * completed execution of all commands we sent. It sends a
312 * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
313 * us about that by writing a value to a physical address we pass with
316 static int iommu_completion_wait(struct amd_iommu
*iommu
)
321 spin_lock_irqsave(&iommu
->lock
, flags
);
323 if (!iommu
->need_sync
)
326 ret
= __iommu_completion_wait(iommu
);
328 iommu
->need_sync
= false;
333 __iommu_wait_for_completion(iommu
);
336 spin_unlock_irqrestore(&iommu
->lock
, flags
);
342 * Command send function for invalidating a device table entry
344 static int iommu_queue_inv_dev_entry(struct amd_iommu
*iommu
, u16 devid
)
346 struct iommu_cmd cmd
;
349 BUG_ON(iommu
== NULL
);
351 memset(&cmd
, 0, sizeof(cmd
));
352 CMD_SET_TYPE(&cmd
, CMD_INV_DEV_ENTRY
);
355 ret
= iommu_queue_command(iommu
, &cmd
);
360 static void __iommu_build_inv_iommu_pages(struct iommu_cmd
*cmd
, u64 address
,
361 u16 domid
, int pde
, int s
)
363 memset(cmd
, 0, sizeof(*cmd
));
364 address
&= PAGE_MASK
;
365 CMD_SET_TYPE(cmd
, CMD_INV_IOMMU_PAGES
);
366 cmd
->data
[1] |= domid
;
367 cmd
->data
[2] = lower_32_bits(address
);
368 cmd
->data
[3] = upper_32_bits(address
);
369 if (s
) /* size bit - we flush more than one 4kb page */
370 cmd
->data
[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK
;
371 if (pde
) /* PDE bit - we wan't flush everything not only the PTEs */
372 cmd
->data
[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK
;
376 * Generic command send function for invalidaing TLB entries
378 static int iommu_queue_inv_iommu_pages(struct amd_iommu
*iommu
,
379 u64 address
, u16 domid
, int pde
, int s
)
381 struct iommu_cmd cmd
;
384 __iommu_build_inv_iommu_pages(&cmd
, address
, domid
, pde
, s
);
386 ret
= iommu_queue_command(iommu
, &cmd
);
392 * TLB invalidation function which is called from the mapping functions.
393 * It invalidates a single PTE if the range to flush is within a single
394 * page. Otherwise it flushes the whole TLB of the IOMMU.
396 static int iommu_flush_pages(struct amd_iommu
*iommu
, u16 domid
,
397 u64 address
, size_t size
)
400 unsigned pages
= iommu_num_pages(address
, size
, PAGE_SIZE
);
402 address
&= PAGE_MASK
;
406 * If we have to flush more than one page, flush all
407 * TLB entries for this domain
409 address
= CMD_INV_IOMMU_ALL_PAGES_ADDRESS
;
413 iommu_queue_inv_iommu_pages(iommu
, address
, domid
, 0, s
);
418 /* Flush the whole IO/TLB for a given protection domain */
419 static void iommu_flush_tlb(struct amd_iommu
*iommu
, u16 domid
)
421 u64 address
= CMD_INV_IOMMU_ALL_PAGES_ADDRESS
;
423 INC_STATS_COUNTER(domain_flush_single
);
425 iommu_queue_inv_iommu_pages(iommu
, address
, domid
, 0, 1);
429 * This function is used to flush the IO/TLB for a given protection domain
430 * on every IOMMU in the system
432 static void iommu_flush_domain(u16 domid
)
435 struct amd_iommu
*iommu
;
436 struct iommu_cmd cmd
;
438 INC_STATS_COUNTER(domain_flush_all
);
440 __iommu_build_inv_iommu_pages(&cmd
, CMD_INV_IOMMU_ALL_PAGES_ADDRESS
,
443 list_for_each_entry(iommu
, &amd_iommu_list
, list
) {
444 spin_lock_irqsave(&iommu
->lock
, flags
);
445 __iommu_queue_command(iommu
, &cmd
);
446 __iommu_completion_wait(iommu
);
447 __iommu_wait_for_completion(iommu
);
448 spin_unlock_irqrestore(&iommu
->lock
, flags
);
452 /****************************************************************************
454 * The functions below are used the create the page table mappings for
455 * unity mapped regions.
457 ****************************************************************************/
460 * Generic mapping functions. It maps a physical address into a DMA
461 * address space. It allocates the page table pages if necessary.
462 * In the future it can be extended to a generic mapping function
463 * supporting all features of AMD IOMMU page tables like level skipping
464 * and full 64 bit address spaces.
466 static int iommu_map_page(struct protection_domain
*dom
,
467 unsigned long bus_addr
,
468 unsigned long phys_addr
,
471 u64 __pte
, *pte
, *page
;
473 bus_addr
= PAGE_ALIGN(bus_addr
);
474 phys_addr
= PAGE_ALIGN(phys_addr
);
476 /* only support 512GB address spaces for now */
477 if (bus_addr
> IOMMU_MAP_SIZE_L3
|| !(prot
& IOMMU_PROT_MASK
))
480 pte
= &dom
->pt_root
[IOMMU_PTE_L2_INDEX(bus_addr
)];
482 if (!IOMMU_PTE_PRESENT(*pte
)) {
483 page
= (u64
*)get_zeroed_page(GFP_KERNEL
);
486 *pte
= IOMMU_L2_PDE(virt_to_phys(page
));
489 pte
= IOMMU_PTE_PAGE(*pte
);
490 pte
= &pte
[IOMMU_PTE_L1_INDEX(bus_addr
)];
492 if (!IOMMU_PTE_PRESENT(*pte
)) {
493 page
= (u64
*)get_zeroed_page(GFP_KERNEL
);
496 *pte
= IOMMU_L1_PDE(virt_to_phys(page
));
499 pte
= IOMMU_PTE_PAGE(*pte
);
500 pte
= &pte
[IOMMU_PTE_L0_INDEX(bus_addr
)];
502 if (IOMMU_PTE_PRESENT(*pte
))
505 __pte
= phys_addr
| IOMMU_PTE_P
;
506 if (prot
& IOMMU_PROT_IR
)
507 __pte
|= IOMMU_PTE_IR
;
508 if (prot
& IOMMU_PROT_IW
)
509 __pte
|= IOMMU_PTE_IW
;
516 static void iommu_unmap_page(struct protection_domain
*dom
,
517 unsigned long bus_addr
)
521 pte
= &dom
->pt_root
[IOMMU_PTE_L2_INDEX(bus_addr
)];
523 if (!IOMMU_PTE_PRESENT(*pte
))
526 pte
= IOMMU_PTE_PAGE(*pte
);
527 pte
= &pte
[IOMMU_PTE_L1_INDEX(bus_addr
)];
529 if (!IOMMU_PTE_PRESENT(*pte
))
532 pte
= IOMMU_PTE_PAGE(*pte
);
533 pte
= &pte
[IOMMU_PTE_L1_INDEX(bus_addr
)];
539 * This function checks if a specific unity mapping entry is needed for
540 * this specific IOMMU.
542 static int iommu_for_unity_map(struct amd_iommu
*iommu
,
543 struct unity_map_entry
*entry
)
547 for (i
= entry
->devid_start
; i
<= entry
->devid_end
; ++i
) {
548 bdf
= amd_iommu_alias_table
[i
];
549 if (amd_iommu_rlookup_table
[bdf
] == iommu
)
557 * Init the unity mappings for a specific IOMMU in the system
559 * Basically iterates over all unity mapping entries and applies them to
560 * the default domain DMA of that IOMMU if necessary.
562 static int iommu_init_unity_mappings(struct amd_iommu
*iommu
)
564 struct unity_map_entry
*entry
;
567 list_for_each_entry(entry
, &amd_iommu_unity_map
, list
) {
568 if (!iommu_for_unity_map(iommu
, entry
))
570 ret
= dma_ops_unity_map(iommu
->default_dom
, entry
);
579 * This function actually applies the mapping to the page table of the
582 static int dma_ops_unity_map(struct dma_ops_domain
*dma_dom
,
583 struct unity_map_entry
*e
)
588 for (addr
= e
->address_start
; addr
< e
->address_end
;
590 ret
= iommu_map_page(&dma_dom
->domain
, addr
, addr
, e
->prot
);
594 * if unity mapping is in aperture range mark the page
595 * as allocated in the aperture
597 if (addr
< dma_dom
->aperture_size
)
598 __set_bit(addr
>> PAGE_SHIFT
, dma_dom
->bitmap
);
605 * Inits the unity mappings required for a specific device
607 static int init_unity_mappings_for_device(struct dma_ops_domain
*dma_dom
,
610 struct unity_map_entry
*e
;
613 list_for_each_entry(e
, &amd_iommu_unity_map
, list
) {
614 if (!(devid
>= e
->devid_start
&& devid
<= e
->devid_end
))
616 ret
= dma_ops_unity_map(dma_dom
, e
);
624 /****************************************************************************
626 * The next functions belong to the address allocator for the dma_ops
627 * interface functions. They work like the allocators in the other IOMMU
628 * drivers. Its basically a bitmap which marks the allocated pages in
629 * the aperture. Maybe it could be enhanced in the future to a more
630 * efficient allocator.
632 ****************************************************************************/
635 * The address allocator core function.
637 * called with domain->lock held
639 static unsigned long dma_ops_alloc_addresses(struct device
*dev
,
640 struct dma_ops_domain
*dom
,
642 unsigned long align_mask
,
646 unsigned long address
;
647 unsigned long boundary_size
;
649 boundary_size
= ALIGN(dma_get_seg_boundary(dev
) + 1,
650 PAGE_SIZE
) >> PAGE_SHIFT
;
651 limit
= iommu_device_max_index(dom
->aperture_size
>> PAGE_SHIFT
, 0,
652 dma_mask
>> PAGE_SHIFT
);
654 if (dom
->next_bit
>= limit
) {
656 dom
->need_flush
= true;
659 address
= iommu_area_alloc(dom
->bitmap
, limit
, dom
->next_bit
, pages
,
660 0 , boundary_size
, align_mask
);
662 address
= iommu_area_alloc(dom
->bitmap
, limit
, 0, pages
,
663 0, boundary_size
, align_mask
);
664 dom
->need_flush
= true;
667 if (likely(address
!= -1)) {
668 dom
->next_bit
= address
+ pages
;
669 address
<<= PAGE_SHIFT
;
671 address
= bad_dma_address
;
673 WARN_ON((address
+ (PAGE_SIZE
*pages
)) > dom
->aperture_size
);
679 * The address free function.
681 * called with domain->lock held
683 static void dma_ops_free_addresses(struct dma_ops_domain
*dom
,
684 unsigned long address
,
687 address
>>= PAGE_SHIFT
;
688 iommu_area_free(dom
->bitmap
, address
, pages
);
690 if (address
>= dom
->next_bit
)
691 dom
->need_flush
= true;
694 /****************************************************************************
696 * The next functions belong to the domain allocation. A domain is
697 * allocated for every IOMMU as the default domain. If device isolation
698 * is enabled, every device get its own domain. The most important thing
699 * about domains is the page table mapping the DMA address space they
702 ****************************************************************************/
704 static u16
domain_id_alloc(void)
709 write_lock_irqsave(&amd_iommu_devtable_lock
, flags
);
710 id
= find_first_zero_bit(amd_iommu_pd_alloc_bitmap
, MAX_DOMAIN_ID
);
712 if (id
> 0 && id
< MAX_DOMAIN_ID
)
713 __set_bit(id
, amd_iommu_pd_alloc_bitmap
);
716 write_unlock_irqrestore(&amd_iommu_devtable_lock
, flags
);
721 static void domain_id_free(int id
)
725 write_lock_irqsave(&amd_iommu_devtable_lock
, flags
);
726 if (id
> 0 && id
< MAX_DOMAIN_ID
)
727 __clear_bit(id
, amd_iommu_pd_alloc_bitmap
);
728 write_unlock_irqrestore(&amd_iommu_devtable_lock
, flags
);
732 * Used to reserve address ranges in the aperture (e.g. for exclusion
735 static void dma_ops_reserve_addresses(struct dma_ops_domain
*dom
,
736 unsigned long start_page
,
739 unsigned int last_page
= dom
->aperture_size
>> PAGE_SHIFT
;
741 if (start_page
+ pages
> last_page
)
742 pages
= last_page
- start_page
;
744 iommu_area_reserve(dom
->bitmap
, start_page
, pages
);
747 static void free_pagetable(struct protection_domain
*domain
)
752 p1
= domain
->pt_root
;
757 for (i
= 0; i
< 512; ++i
) {
758 if (!IOMMU_PTE_PRESENT(p1
[i
]))
761 p2
= IOMMU_PTE_PAGE(p1
[i
]);
762 for (j
= 0; j
< 512; ++j
) {
763 if (!IOMMU_PTE_PRESENT(p2
[j
]))
765 p3
= IOMMU_PTE_PAGE(p2
[j
]);
766 free_page((unsigned long)p3
);
769 free_page((unsigned long)p2
);
772 free_page((unsigned long)p1
);
774 domain
->pt_root
= NULL
;
778 * Free a domain, only used if something went wrong in the
779 * allocation path and we need to free an already allocated page table
781 static void dma_ops_domain_free(struct dma_ops_domain
*dom
)
786 free_pagetable(&dom
->domain
);
788 kfree(dom
->pte_pages
);
796 * Allocates a new protection domain usable for the dma_ops functions.
797 * It also intializes the page table and the address allocator data
798 * structures required for the dma_ops interface
800 static struct dma_ops_domain
*dma_ops_domain_alloc(struct amd_iommu
*iommu
,
803 struct dma_ops_domain
*dma_dom
;
804 unsigned i
, num_pte_pages
;
809 * Currently the DMA aperture must be between 32 MB and 1GB in size
811 if ((order
< 25) || (order
> 30))
814 dma_dom
= kzalloc(sizeof(struct dma_ops_domain
), GFP_KERNEL
);
818 spin_lock_init(&dma_dom
->domain
.lock
);
820 dma_dom
->domain
.id
= domain_id_alloc();
821 if (dma_dom
->domain
.id
== 0)
823 dma_dom
->domain
.mode
= PAGE_MODE_3_LEVEL
;
824 dma_dom
->domain
.pt_root
= (void *)get_zeroed_page(GFP_KERNEL
);
825 dma_dom
->domain
.flags
= PD_DMA_OPS_MASK
;
826 dma_dom
->domain
.priv
= dma_dom
;
827 if (!dma_dom
->domain
.pt_root
)
829 dma_dom
->aperture_size
= (1ULL << order
);
830 dma_dom
->bitmap
= kzalloc(dma_dom
->aperture_size
/ (PAGE_SIZE
* 8),
832 if (!dma_dom
->bitmap
)
835 * mark the first page as allocated so we never return 0 as
836 * a valid dma-address. So we can use 0 as error value
838 dma_dom
->bitmap
[0] = 1;
839 dma_dom
->next_bit
= 0;
841 dma_dom
->need_flush
= false;
842 dma_dom
->target_dev
= 0xffff;
844 /* Intialize the exclusion range if necessary */
845 if (iommu
->exclusion_start
&&
846 iommu
->exclusion_start
< dma_dom
->aperture_size
) {
847 unsigned long startpage
= iommu
->exclusion_start
>> PAGE_SHIFT
;
848 int pages
= iommu_num_pages(iommu
->exclusion_start
,
849 iommu
->exclusion_length
,
851 dma_ops_reserve_addresses(dma_dom
, startpage
, pages
);
855 * At the last step, build the page tables so we don't need to
856 * allocate page table pages in the dma_ops mapping/unmapping
859 num_pte_pages
= dma_dom
->aperture_size
/ (PAGE_SIZE
* 512);
860 dma_dom
->pte_pages
= kzalloc(num_pte_pages
* sizeof(void *),
862 if (!dma_dom
->pte_pages
)
865 l2_pde
= (u64
*)get_zeroed_page(GFP_KERNEL
);
869 dma_dom
->domain
.pt_root
[0] = IOMMU_L2_PDE(virt_to_phys(l2_pde
));
871 for (i
= 0; i
< num_pte_pages
; ++i
) {
872 dma_dom
->pte_pages
[i
] = (u64
*)get_zeroed_page(GFP_KERNEL
);
873 if (!dma_dom
->pte_pages
[i
])
875 address
= virt_to_phys(dma_dom
->pte_pages
[i
]);
876 l2_pde
[i
] = IOMMU_L1_PDE(address
);
882 dma_ops_domain_free(dma_dom
);
888 * little helper function to check whether a given protection domain is a
891 static bool dma_ops_domain(struct protection_domain
*domain
)
893 return domain
->flags
& PD_DMA_OPS_MASK
;
897 * Find out the protection domain structure for a given PCI device. This
898 * will give us the pointer to the page table root for example.
900 static struct protection_domain
*domain_for_device(u16 devid
)
902 struct protection_domain
*dom
;
905 read_lock_irqsave(&amd_iommu_devtable_lock
, flags
);
906 dom
= amd_iommu_pd_table
[devid
];
907 read_unlock_irqrestore(&amd_iommu_devtable_lock
, flags
);
913 * If a device is not yet associated with a domain, this function does
914 * assigns it visible for the hardware
916 static void attach_device(struct amd_iommu
*iommu
,
917 struct protection_domain
*domain
,
921 u64 pte_root
= virt_to_phys(domain
->pt_root
);
923 domain
->dev_cnt
+= 1;
925 pte_root
|= (domain
->mode
& DEV_ENTRY_MODE_MASK
)
926 << DEV_ENTRY_MODE_SHIFT
;
927 pte_root
|= IOMMU_PTE_IR
| IOMMU_PTE_IW
| IOMMU_PTE_P
| IOMMU_PTE_TV
;
929 write_lock_irqsave(&amd_iommu_devtable_lock
, flags
);
930 amd_iommu_dev_table
[devid
].data
[0] = lower_32_bits(pte_root
);
931 amd_iommu_dev_table
[devid
].data
[1] = upper_32_bits(pte_root
);
932 amd_iommu_dev_table
[devid
].data
[2] = domain
->id
;
934 amd_iommu_pd_table
[devid
] = domain
;
935 write_unlock_irqrestore(&amd_iommu_devtable_lock
, flags
);
937 iommu_queue_inv_dev_entry(iommu
, devid
);
941 * Removes a device from a protection domain (unlocked)
943 static void __detach_device(struct protection_domain
*domain
, u16 devid
)
947 spin_lock(&domain
->lock
);
949 /* remove domain from the lookup table */
950 amd_iommu_pd_table
[devid
] = NULL
;
952 /* remove entry from the device table seen by the hardware */
953 amd_iommu_dev_table
[devid
].data
[0] = IOMMU_PTE_P
| IOMMU_PTE_TV
;
954 amd_iommu_dev_table
[devid
].data
[1] = 0;
955 amd_iommu_dev_table
[devid
].data
[2] = 0;
957 /* decrease reference counter */
958 domain
->dev_cnt
-= 1;
961 spin_unlock(&domain
->lock
);
965 * Removes a device from a protection domain (with devtable_lock held)
967 static void detach_device(struct protection_domain
*domain
, u16 devid
)
971 /* lock device table */
972 write_lock_irqsave(&amd_iommu_devtable_lock
, flags
);
973 __detach_device(domain
, devid
);
974 write_unlock_irqrestore(&amd_iommu_devtable_lock
, flags
);
977 static int device_change_notifier(struct notifier_block
*nb
,
978 unsigned long action
, void *data
)
980 struct device
*dev
= data
;
981 struct pci_dev
*pdev
= to_pci_dev(dev
);
982 u16 devid
= calc_devid(pdev
->bus
->number
, pdev
->devfn
);
983 struct protection_domain
*domain
;
984 struct dma_ops_domain
*dma_domain
;
985 struct amd_iommu
*iommu
;
986 int order
= amd_iommu_aperture_order
;
989 if (devid
> amd_iommu_last_bdf
)
992 devid
= amd_iommu_alias_table
[devid
];
994 iommu
= amd_iommu_rlookup_table
[devid
];
998 domain
= domain_for_device(devid
);
1000 if (domain
&& !dma_ops_domain(domain
))
1001 WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
1002 "to a non-dma-ops domain\n", dev_name(dev
));
1005 case BUS_NOTIFY_BOUND_DRIVER
:
1008 dma_domain
= find_protection_domain(devid
);
1010 dma_domain
= iommu
->default_dom
;
1011 attach_device(iommu
, &dma_domain
->domain
, devid
);
1012 printk(KERN_INFO
"AMD IOMMU: Using protection domain %d for "
1013 "device %s\n", dma_domain
->domain
.id
, dev_name(dev
));
1015 case BUS_NOTIFY_UNBIND_DRIVER
:
1018 detach_device(domain
, devid
);
1020 case BUS_NOTIFY_ADD_DEVICE
:
1021 /* allocate a protection domain if a device is added */
1022 dma_domain
= find_protection_domain(devid
);
1025 dma_domain
= dma_ops_domain_alloc(iommu
, order
);
1028 dma_domain
->target_dev
= devid
;
1030 spin_lock_irqsave(&iommu_pd_list_lock
, flags
);
1031 list_add_tail(&dma_domain
->list
, &iommu_pd_list
);
1032 spin_unlock_irqrestore(&iommu_pd_list_lock
, flags
);
1039 iommu_queue_inv_dev_entry(iommu
, devid
);
1040 iommu_completion_wait(iommu
);
1046 struct notifier_block device_nb
= {
1047 .notifier_call
= device_change_notifier
,
1050 /*****************************************************************************
1052 * The next functions belong to the dma_ops mapping/unmapping code.
1054 *****************************************************************************/
1057 * This function checks if the driver got a valid device from the caller to
1058 * avoid dereferencing invalid pointers.
1060 static bool check_device(struct device
*dev
)
1062 if (!dev
|| !dev
->dma_mask
)
1069 * In this function the list of preallocated protection domains is traversed to
1070 * find the domain for a specific device
1072 static struct dma_ops_domain
*find_protection_domain(u16 devid
)
1074 struct dma_ops_domain
*entry
, *ret
= NULL
;
1075 unsigned long flags
;
1077 if (list_empty(&iommu_pd_list
))
1080 spin_lock_irqsave(&iommu_pd_list_lock
, flags
);
1082 list_for_each_entry(entry
, &iommu_pd_list
, list
) {
1083 if (entry
->target_dev
== devid
) {
1089 spin_unlock_irqrestore(&iommu_pd_list_lock
, flags
);
1095 * In the dma_ops path we only have the struct device. This function
1096 * finds the corresponding IOMMU, the protection domain and the
1097 * requestor id for a given device.
1098 * If the device is not yet associated with a domain this is also done
1101 static int get_device_resources(struct device
*dev
,
1102 struct amd_iommu
**iommu
,
1103 struct protection_domain
**domain
,
1106 struct dma_ops_domain
*dma_dom
;
1107 struct pci_dev
*pcidev
;
1114 if (dev
->bus
!= &pci_bus_type
)
1117 pcidev
= to_pci_dev(dev
);
1118 _bdf
= calc_devid(pcidev
->bus
->number
, pcidev
->devfn
);
1120 /* device not translated by any IOMMU in the system? */
1121 if (_bdf
> amd_iommu_last_bdf
)
1124 *bdf
= amd_iommu_alias_table
[_bdf
];
1126 *iommu
= amd_iommu_rlookup_table
[*bdf
];
1129 *domain
= domain_for_device(*bdf
);
1130 if (*domain
== NULL
) {
1131 dma_dom
= find_protection_domain(*bdf
);
1133 dma_dom
= (*iommu
)->default_dom
;
1134 *domain
= &dma_dom
->domain
;
1135 attach_device(*iommu
, *domain
, *bdf
);
1136 printk(KERN_INFO
"AMD IOMMU: Using protection domain %d for "
1137 "device %s\n", (*domain
)->id
, dev_name(dev
));
1140 if (domain_for_device(_bdf
) == NULL
)
1141 attach_device(*iommu
, *domain
, _bdf
);
1147 * This is the generic map function. It maps one 4kb page at paddr to
1148 * the given address in the DMA address space for the domain.
1150 static dma_addr_t
dma_ops_domain_map(struct amd_iommu
*iommu
,
1151 struct dma_ops_domain
*dom
,
1152 unsigned long address
,
1158 WARN_ON(address
> dom
->aperture_size
);
1162 pte
= dom
->pte_pages
[IOMMU_PTE_L1_INDEX(address
)];
1163 pte
+= IOMMU_PTE_L0_INDEX(address
);
1165 __pte
= paddr
| IOMMU_PTE_P
| IOMMU_PTE_FC
;
1167 if (direction
== DMA_TO_DEVICE
)
1168 __pte
|= IOMMU_PTE_IR
;
1169 else if (direction
== DMA_FROM_DEVICE
)
1170 __pte
|= IOMMU_PTE_IW
;
1171 else if (direction
== DMA_BIDIRECTIONAL
)
1172 __pte
|= IOMMU_PTE_IR
| IOMMU_PTE_IW
;
1178 return (dma_addr_t
)address
;
1182 * The generic unmapping function for on page in the DMA address space.
1184 static void dma_ops_domain_unmap(struct amd_iommu
*iommu
,
1185 struct dma_ops_domain
*dom
,
1186 unsigned long address
)
1190 if (address
>= dom
->aperture_size
)
1193 WARN_ON(address
& ~PAGE_MASK
|| address
>= dom
->aperture_size
);
1195 pte
= dom
->pte_pages
[IOMMU_PTE_L1_INDEX(address
)];
1196 pte
+= IOMMU_PTE_L0_INDEX(address
);
1204 * This function contains common code for mapping of a physically
1205 * contiguous memory region into DMA address space. It is used by all
1206 * mapping functions provided with this IOMMU driver.
1207 * Must be called with the domain lock held.
1209 static dma_addr_t
__map_single(struct device
*dev
,
1210 struct amd_iommu
*iommu
,
1211 struct dma_ops_domain
*dma_dom
,
1218 dma_addr_t offset
= paddr
& ~PAGE_MASK
;
1219 dma_addr_t address
, start
;
1221 unsigned long align_mask
= 0;
1224 pages
= iommu_num_pages(paddr
, size
, PAGE_SIZE
);
1227 INC_STATS_COUNTER(total_map_requests
);
1230 INC_STATS_COUNTER(cross_page
);
1233 align_mask
= (1UL << get_order(size
)) - 1;
1235 address
= dma_ops_alloc_addresses(dev
, dma_dom
, pages
, align_mask
,
1237 if (unlikely(address
== bad_dma_address
))
1241 for (i
= 0; i
< pages
; ++i
) {
1242 dma_ops_domain_map(iommu
, dma_dom
, start
, paddr
, dir
);
1248 ADD_STATS_COUNTER(alloced_io_mem
, size
);
1250 if (unlikely(dma_dom
->need_flush
&& !amd_iommu_unmap_flush
)) {
1251 iommu_flush_tlb(iommu
, dma_dom
->domain
.id
);
1252 dma_dom
->need_flush
= false;
1253 } else if (unlikely(iommu_has_npcache(iommu
)))
1254 iommu_flush_pages(iommu
, dma_dom
->domain
.id
, address
, size
);
1261 * Does the reverse of the __map_single function. Must be called with
1262 * the domain lock held too
1264 static void __unmap_single(struct amd_iommu
*iommu
,
1265 struct dma_ops_domain
*dma_dom
,
1266 dma_addr_t dma_addr
,
1270 dma_addr_t i
, start
;
1273 if ((dma_addr
== bad_dma_address
) ||
1274 (dma_addr
+ size
> dma_dom
->aperture_size
))
1277 pages
= iommu_num_pages(dma_addr
, size
, PAGE_SIZE
);
1278 dma_addr
&= PAGE_MASK
;
1281 for (i
= 0; i
< pages
; ++i
) {
1282 dma_ops_domain_unmap(iommu
, dma_dom
, start
);
1286 SUB_STATS_COUNTER(alloced_io_mem
, size
);
1288 dma_ops_free_addresses(dma_dom
, dma_addr
, pages
);
1290 if (amd_iommu_unmap_flush
|| dma_dom
->need_flush
) {
1291 iommu_flush_pages(iommu
, dma_dom
->domain
.id
, dma_addr
, size
);
1292 dma_dom
->need_flush
= false;
1297 * The exported map_single function for dma_ops.
1299 static dma_addr_t
map_page(struct device
*dev
, struct page
*page
,
1300 unsigned long offset
, size_t size
,
1301 enum dma_data_direction dir
,
1302 struct dma_attrs
*attrs
)
1304 unsigned long flags
;
1305 struct amd_iommu
*iommu
;
1306 struct protection_domain
*domain
;
1310 phys_addr_t paddr
= page_to_phys(page
) + offset
;
1312 INC_STATS_COUNTER(cnt_map_single
);
1314 if (!check_device(dev
))
1315 return bad_dma_address
;
1317 dma_mask
= *dev
->dma_mask
;
1319 get_device_resources(dev
, &iommu
, &domain
, &devid
);
1321 if (iommu
== NULL
|| domain
== NULL
)
1322 /* device not handled by any AMD IOMMU */
1323 return (dma_addr_t
)paddr
;
1325 if (!dma_ops_domain(domain
))
1326 return bad_dma_address
;
1328 spin_lock_irqsave(&domain
->lock
, flags
);
1329 addr
= __map_single(dev
, iommu
, domain
->priv
, paddr
, size
, dir
, false,
1331 if (addr
== bad_dma_address
)
1334 iommu_completion_wait(iommu
);
1337 spin_unlock_irqrestore(&domain
->lock
, flags
);
1343 * The exported unmap_single function for dma_ops.
1345 static void unmap_page(struct device
*dev
, dma_addr_t dma_addr
, size_t size
,
1346 enum dma_data_direction dir
, struct dma_attrs
*attrs
)
1348 unsigned long flags
;
1349 struct amd_iommu
*iommu
;
1350 struct protection_domain
*domain
;
1353 INC_STATS_COUNTER(cnt_unmap_single
);
1355 if (!check_device(dev
) ||
1356 !get_device_resources(dev
, &iommu
, &domain
, &devid
))
1357 /* device not handled by any AMD IOMMU */
1360 if (!dma_ops_domain(domain
))
1363 spin_lock_irqsave(&domain
->lock
, flags
);
1365 __unmap_single(iommu
, domain
->priv
, dma_addr
, size
, dir
);
1367 iommu_completion_wait(iommu
);
1369 spin_unlock_irqrestore(&domain
->lock
, flags
);
1373 * This is a special map_sg function which is used if we should map a
1374 * device which is not handled by an AMD IOMMU in the system.
1376 static int map_sg_no_iommu(struct device
*dev
, struct scatterlist
*sglist
,
1377 int nelems
, int dir
)
1379 struct scatterlist
*s
;
1382 for_each_sg(sglist
, s
, nelems
, i
) {
1383 s
->dma_address
= (dma_addr_t
)sg_phys(s
);
1384 s
->dma_length
= s
->length
;
1391 * The exported map_sg function for dma_ops (handles scatter-gather
1394 static int map_sg(struct device
*dev
, struct scatterlist
*sglist
,
1395 int nelems
, enum dma_data_direction dir
,
1396 struct dma_attrs
*attrs
)
1398 unsigned long flags
;
1399 struct amd_iommu
*iommu
;
1400 struct protection_domain
*domain
;
1403 struct scatterlist
*s
;
1405 int mapped_elems
= 0;
1408 INC_STATS_COUNTER(cnt_map_sg
);
1410 if (!check_device(dev
))
1413 dma_mask
= *dev
->dma_mask
;
1415 get_device_resources(dev
, &iommu
, &domain
, &devid
);
1417 if (!iommu
|| !domain
)
1418 return map_sg_no_iommu(dev
, sglist
, nelems
, dir
);
1420 if (!dma_ops_domain(domain
))
1423 spin_lock_irqsave(&domain
->lock
, flags
);
1425 for_each_sg(sglist
, s
, nelems
, i
) {
1428 s
->dma_address
= __map_single(dev
, iommu
, domain
->priv
,
1429 paddr
, s
->length
, dir
, false,
1432 if (s
->dma_address
) {
1433 s
->dma_length
= s
->length
;
1439 iommu_completion_wait(iommu
);
1442 spin_unlock_irqrestore(&domain
->lock
, flags
);
1444 return mapped_elems
;
1446 for_each_sg(sglist
, s
, mapped_elems
, i
) {
1448 __unmap_single(iommu
, domain
->priv
, s
->dma_address
,
1449 s
->dma_length
, dir
);
1450 s
->dma_address
= s
->dma_length
= 0;
1459 * The exported map_sg function for dma_ops (handles scatter-gather
1462 static void unmap_sg(struct device
*dev
, struct scatterlist
*sglist
,
1463 int nelems
, enum dma_data_direction dir
,
1464 struct dma_attrs
*attrs
)
1466 unsigned long flags
;
1467 struct amd_iommu
*iommu
;
1468 struct protection_domain
*domain
;
1469 struct scatterlist
*s
;
1473 INC_STATS_COUNTER(cnt_unmap_sg
);
1475 if (!check_device(dev
) ||
1476 !get_device_resources(dev
, &iommu
, &domain
, &devid
))
1479 if (!dma_ops_domain(domain
))
1482 spin_lock_irqsave(&domain
->lock
, flags
);
1484 for_each_sg(sglist
, s
, nelems
, i
) {
1485 __unmap_single(iommu
, domain
->priv
, s
->dma_address
,
1486 s
->dma_length
, dir
);
1487 s
->dma_address
= s
->dma_length
= 0;
1490 iommu_completion_wait(iommu
);
1492 spin_unlock_irqrestore(&domain
->lock
, flags
);
1496 * The exported alloc_coherent function for dma_ops.
1498 static void *alloc_coherent(struct device
*dev
, size_t size
,
1499 dma_addr_t
*dma_addr
, gfp_t flag
)
1501 unsigned long flags
;
1503 struct amd_iommu
*iommu
;
1504 struct protection_domain
*domain
;
1507 u64 dma_mask
= dev
->coherent_dma_mask
;
1509 INC_STATS_COUNTER(cnt_alloc_coherent
);
1511 if (!check_device(dev
))
1514 if (!get_device_resources(dev
, &iommu
, &domain
, &devid
))
1515 flag
&= ~(__GFP_DMA
| __GFP_HIGHMEM
| __GFP_DMA32
);
1518 virt_addr
= (void *)__get_free_pages(flag
, get_order(size
));
1522 paddr
= virt_to_phys(virt_addr
);
1524 if (!iommu
|| !domain
) {
1525 *dma_addr
= (dma_addr_t
)paddr
;
1529 if (!dma_ops_domain(domain
))
1533 dma_mask
= *dev
->dma_mask
;
1535 spin_lock_irqsave(&domain
->lock
, flags
);
1537 *dma_addr
= __map_single(dev
, iommu
, domain
->priv
, paddr
,
1538 size
, DMA_BIDIRECTIONAL
, true, dma_mask
);
1540 if (*dma_addr
== bad_dma_address
)
1543 iommu_completion_wait(iommu
);
1545 spin_unlock_irqrestore(&domain
->lock
, flags
);
1551 free_pages((unsigned long)virt_addr
, get_order(size
));
1557 * The exported free_coherent function for dma_ops.
1559 static void free_coherent(struct device
*dev
, size_t size
,
1560 void *virt_addr
, dma_addr_t dma_addr
)
1562 unsigned long flags
;
1563 struct amd_iommu
*iommu
;
1564 struct protection_domain
*domain
;
1567 INC_STATS_COUNTER(cnt_free_coherent
);
1569 if (!check_device(dev
))
1572 get_device_resources(dev
, &iommu
, &domain
, &devid
);
1574 if (!iommu
|| !domain
)
1577 if (!dma_ops_domain(domain
))
1580 spin_lock_irqsave(&domain
->lock
, flags
);
1582 __unmap_single(iommu
, domain
->priv
, dma_addr
, size
, DMA_BIDIRECTIONAL
);
1584 iommu_completion_wait(iommu
);
1586 spin_unlock_irqrestore(&domain
->lock
, flags
);
1589 free_pages((unsigned long)virt_addr
, get_order(size
));
1593 * This function is called by the DMA layer to find out if we can handle a
1594 * particular device. It is part of the dma_ops.
1596 static int amd_iommu_dma_supported(struct device
*dev
, u64 mask
)
1599 struct pci_dev
*pcidev
;
1601 /* No device or no PCI device */
1602 if (!dev
|| dev
->bus
!= &pci_bus_type
)
1605 pcidev
= to_pci_dev(dev
);
1607 bdf
= calc_devid(pcidev
->bus
->number
, pcidev
->devfn
);
1609 /* Out of our scope? */
1610 if (bdf
> amd_iommu_last_bdf
)
1617 * The function for pre-allocating protection domains.
1619 * If the driver core informs the DMA layer if a driver grabs a device
1620 * we don't need to preallocate the protection domains anymore.
1621 * For now we have to.
1623 static void prealloc_protection_domains(void)
1625 struct pci_dev
*dev
= NULL
;
1626 struct dma_ops_domain
*dma_dom
;
1627 struct amd_iommu
*iommu
;
1628 int order
= amd_iommu_aperture_order
;
1631 while ((dev
= pci_get_device(PCI_ANY_ID
, PCI_ANY_ID
, dev
)) != NULL
) {
1632 devid
= calc_devid(dev
->bus
->number
, dev
->devfn
);
1633 if (devid
> amd_iommu_last_bdf
)
1635 devid
= amd_iommu_alias_table
[devid
];
1636 if (domain_for_device(devid
))
1638 iommu
= amd_iommu_rlookup_table
[devid
];
1641 dma_dom
= dma_ops_domain_alloc(iommu
, order
);
1644 init_unity_mappings_for_device(dma_dom
, devid
);
1645 dma_dom
->target_dev
= devid
;
1647 list_add_tail(&dma_dom
->list
, &iommu_pd_list
);
1651 static struct dma_map_ops amd_iommu_dma_ops
= {
1652 .alloc_coherent
= alloc_coherent
,
1653 .free_coherent
= free_coherent
,
1654 .map_page
= map_page
,
1655 .unmap_page
= unmap_page
,
1657 .unmap_sg
= unmap_sg
,
1658 .dma_supported
= amd_iommu_dma_supported
,
1662 * The function which clues the AMD IOMMU driver into dma_ops.
1664 int __init
amd_iommu_init_dma_ops(void)
1666 struct amd_iommu
*iommu
;
1667 int order
= amd_iommu_aperture_order
;
1671 * first allocate a default protection domain for every IOMMU we
1672 * found in the system. Devices not assigned to any other
1673 * protection domain will be assigned to the default one.
1675 list_for_each_entry(iommu
, &amd_iommu_list
, list
) {
1676 iommu
->default_dom
= dma_ops_domain_alloc(iommu
, order
);
1677 if (iommu
->default_dom
== NULL
)
1679 iommu
->default_dom
->domain
.flags
|= PD_DEFAULT_MASK
;
1680 ret
= iommu_init_unity_mappings(iommu
);
1686 * If device isolation is enabled, pre-allocate the protection
1687 * domains for each device.
1689 if (amd_iommu_isolate
)
1690 prealloc_protection_domains();
1694 bad_dma_address
= 0;
1695 #ifdef CONFIG_GART_IOMMU
1696 gart_iommu_aperture_disabled
= 1;
1697 gart_iommu_aperture
= 0;
1700 /* Make the driver finally visible to the drivers */
1701 dma_ops
= &amd_iommu_dma_ops
;
1703 register_iommu(&amd_iommu_ops
);
1705 bus_register_notifier(&pci_bus_type
, &device_nb
);
1707 amd_iommu_stats_init();
1713 list_for_each_entry(iommu
, &amd_iommu_list
, list
) {
1714 if (iommu
->default_dom
)
1715 dma_ops_domain_free(iommu
->default_dom
);
1721 /*****************************************************************************
1723 * The following functions belong to the exported interface of AMD IOMMU
1725 * This interface allows access to lower level functions of the IOMMU
1726 * like protection domain handling and assignement of devices to domains
1727 * which is not possible with the dma_ops interface.
1729 *****************************************************************************/
1731 static void cleanup_domain(struct protection_domain
*domain
)
1733 unsigned long flags
;
1736 write_lock_irqsave(&amd_iommu_devtable_lock
, flags
);
1738 for (devid
= 0; devid
<= amd_iommu_last_bdf
; ++devid
)
1739 if (amd_iommu_pd_table
[devid
] == domain
)
1740 __detach_device(domain
, devid
);
1742 write_unlock_irqrestore(&amd_iommu_devtable_lock
, flags
);
1745 static int amd_iommu_domain_init(struct iommu_domain
*dom
)
1747 struct protection_domain
*domain
;
1749 domain
= kzalloc(sizeof(*domain
), GFP_KERNEL
);
1753 spin_lock_init(&domain
->lock
);
1754 domain
->mode
= PAGE_MODE_3_LEVEL
;
1755 domain
->id
= domain_id_alloc();
1758 domain
->pt_root
= (void *)get_zeroed_page(GFP_KERNEL
);
1759 if (!domain
->pt_root
)
1772 static void amd_iommu_domain_destroy(struct iommu_domain
*dom
)
1774 struct protection_domain
*domain
= dom
->priv
;
1779 if (domain
->dev_cnt
> 0)
1780 cleanup_domain(domain
);
1782 BUG_ON(domain
->dev_cnt
!= 0);
1784 free_pagetable(domain
);
1786 domain_id_free(domain
->id
);
1793 static void amd_iommu_detach_device(struct iommu_domain
*dom
,
1796 struct protection_domain
*domain
= dom
->priv
;
1797 struct amd_iommu
*iommu
;
1798 struct pci_dev
*pdev
;
1801 if (dev
->bus
!= &pci_bus_type
)
1804 pdev
= to_pci_dev(dev
);
1806 devid
= calc_devid(pdev
->bus
->number
, pdev
->devfn
);
1809 detach_device(domain
, devid
);
1811 iommu
= amd_iommu_rlookup_table
[devid
];
1815 iommu_queue_inv_dev_entry(iommu
, devid
);
1816 iommu_completion_wait(iommu
);
1819 static int amd_iommu_attach_device(struct iommu_domain
*dom
,
1822 struct protection_domain
*domain
= dom
->priv
;
1823 struct protection_domain
*old_domain
;
1824 struct amd_iommu
*iommu
;
1825 struct pci_dev
*pdev
;
1828 if (dev
->bus
!= &pci_bus_type
)
1831 pdev
= to_pci_dev(dev
);
1833 devid
= calc_devid(pdev
->bus
->number
, pdev
->devfn
);
1835 if (devid
>= amd_iommu_last_bdf
||
1836 devid
!= amd_iommu_alias_table
[devid
])
1839 iommu
= amd_iommu_rlookup_table
[devid
];
1843 old_domain
= domain_for_device(devid
);
1847 attach_device(iommu
, domain
, devid
);
1849 iommu_completion_wait(iommu
);
1854 static int amd_iommu_map_range(struct iommu_domain
*dom
,
1855 unsigned long iova
, phys_addr_t paddr
,
1856 size_t size
, int iommu_prot
)
1858 struct protection_domain
*domain
= dom
->priv
;
1859 unsigned long i
, npages
= iommu_num_pages(paddr
, size
, PAGE_SIZE
);
1863 if (iommu_prot
& IOMMU_READ
)
1864 prot
|= IOMMU_PROT_IR
;
1865 if (iommu_prot
& IOMMU_WRITE
)
1866 prot
|= IOMMU_PROT_IW
;
1871 for (i
= 0; i
< npages
; ++i
) {
1872 ret
= iommu_map_page(domain
, iova
, paddr
, prot
);
1883 static void amd_iommu_unmap_range(struct iommu_domain
*dom
,
1884 unsigned long iova
, size_t size
)
1887 struct protection_domain
*domain
= dom
->priv
;
1888 unsigned long i
, npages
= iommu_num_pages(iova
, size
, PAGE_SIZE
);
1892 for (i
= 0; i
< npages
; ++i
) {
1893 iommu_unmap_page(domain
, iova
);
1897 iommu_flush_domain(domain
->id
);
1900 static phys_addr_t
amd_iommu_iova_to_phys(struct iommu_domain
*dom
,
1903 struct protection_domain
*domain
= dom
->priv
;
1904 unsigned long offset
= iova
& ~PAGE_MASK
;
1908 pte
= &domain
->pt_root
[IOMMU_PTE_L2_INDEX(iova
)];
1910 if (!IOMMU_PTE_PRESENT(*pte
))
1913 pte
= IOMMU_PTE_PAGE(*pte
);
1914 pte
= &pte
[IOMMU_PTE_L1_INDEX(iova
)];
1916 if (!IOMMU_PTE_PRESENT(*pte
))
1919 pte
= IOMMU_PTE_PAGE(*pte
);
1920 pte
= &pte
[IOMMU_PTE_L0_INDEX(iova
)];
1922 if (!IOMMU_PTE_PRESENT(*pte
))
1925 paddr
= *pte
& IOMMU_PAGE_MASK
;
1931 static int amd_iommu_domain_has_cap(struct iommu_domain
*domain
,
1937 static struct iommu_ops amd_iommu_ops
= {
1938 .domain_init
= amd_iommu_domain_init
,
1939 .domain_destroy
= amd_iommu_domain_destroy
,
1940 .attach_dev
= amd_iommu_attach_device
,
1941 .detach_dev
= amd_iommu_detach_device
,
1942 .map
= amd_iommu_map_range
,
1943 .unmap
= amd_iommu_unmap_range
,
1944 .iova_to_phys
= amd_iommu_iova_to_phys
,
1945 .domain_has_cap
= amd_iommu_domain_has_cap
,