1 #include <linux/errno.h>
2 #include <linux/kernel.h>
5 #include <linux/prctl.h>
6 #include <linux/slab.h>
7 #include <linux/sched.h>
8 #include <linux/module.h>
10 #include <linux/clockchips.h>
11 #include <trace/power.h>
12 #include <asm/system.h>
15 #include <asm/uaccess.h>
18 unsigned long idle_halt
;
19 EXPORT_SYMBOL(idle_halt
);
20 unsigned long idle_nomwait
;
21 EXPORT_SYMBOL(idle_nomwait
);
23 struct kmem_cache
*task_xstate_cachep
;
25 DEFINE_TRACE(power_start
);
26 DEFINE_TRACE(power_end
);
28 int arch_dup_task_struct(struct task_struct
*dst
, struct task_struct
*src
)
31 if (src
->thread
.xstate
) {
32 dst
->thread
.xstate
= kmem_cache_alloc(task_xstate_cachep
,
34 if (!dst
->thread
.xstate
)
36 WARN_ON((unsigned long)dst
->thread
.xstate
& 15);
37 memcpy(dst
->thread
.xstate
, src
->thread
.xstate
, xstate_size
);
42 void free_thread_xstate(struct task_struct
*tsk
)
44 if (tsk
->thread
.xstate
) {
45 kmem_cache_free(task_xstate_cachep
, tsk
->thread
.xstate
);
46 tsk
->thread
.xstate
= NULL
;
50 void free_thread_info(struct thread_info
*ti
)
52 free_thread_xstate(ti
->task
);
53 free_pages((unsigned long)ti
, get_order(THREAD_SIZE
));
56 void arch_task_cache_init(void)
59 kmem_cache_create("task_xstate", xstate_size
,
60 __alignof__(union thread_xstate
),
65 * Free current thread data structures etc..
67 void exit_thread(void)
69 struct task_struct
*me
= current
;
70 struct thread_struct
*t
= &me
->thread
;
71 unsigned long *bp
= t
->io_bitmap_ptr
;
74 struct tss_struct
*tss
= &per_cpu(init_tss
, get_cpu());
76 t
->io_bitmap_ptr
= NULL
;
77 clear_thread_flag(TIF_IO_BITMAP
);
79 * Careful, clear this in the TSS too:
81 memset(tss
->io_bitmap
, 0xff, t
->io_bitmap_max
);
87 ds_exit_thread(current
);
90 void flush_thread(void)
92 struct task_struct
*tsk
= current
;
95 if (test_tsk_thread_flag(tsk
, TIF_ABI_PENDING
)) {
96 clear_tsk_thread_flag(tsk
, TIF_ABI_PENDING
);
97 if (test_tsk_thread_flag(tsk
, TIF_IA32
)) {
98 clear_tsk_thread_flag(tsk
, TIF_IA32
);
100 set_tsk_thread_flag(tsk
, TIF_IA32
);
101 current_thread_info()->status
|= TS_COMPAT
;
106 clear_tsk_thread_flag(tsk
, TIF_DEBUG
);
108 tsk
->thread
.debugreg0
= 0;
109 tsk
->thread
.debugreg1
= 0;
110 tsk
->thread
.debugreg2
= 0;
111 tsk
->thread
.debugreg3
= 0;
112 tsk
->thread
.debugreg6
= 0;
113 tsk
->thread
.debugreg7
= 0;
114 memset(tsk
->thread
.tls_array
, 0, sizeof(tsk
->thread
.tls_array
));
116 * Forget coprocessor state..
118 tsk
->fpu_counter
= 0;
123 static void hard_disable_TSC(void)
125 write_cr4(read_cr4() | X86_CR4_TSD
);
128 void disable_TSC(void)
131 if (!test_and_set_thread_flag(TIF_NOTSC
))
133 * Must flip the CPU state synchronously with
134 * TIF_NOTSC in the current running context.
140 static void hard_enable_TSC(void)
142 write_cr4(read_cr4() & ~X86_CR4_TSD
);
145 static void enable_TSC(void)
148 if (test_and_clear_thread_flag(TIF_NOTSC
))
150 * Must flip the CPU state synchronously with
151 * TIF_NOTSC in the current running context.
157 int get_tsc_mode(unsigned long adr
)
161 if (test_thread_flag(TIF_NOTSC
))
162 val
= PR_TSC_SIGSEGV
;
166 return put_user(val
, (unsigned int __user
*)adr
);
169 int set_tsc_mode(unsigned int val
)
171 if (val
== PR_TSC_SIGSEGV
)
173 else if (val
== PR_TSC_ENABLE
)
181 void __switch_to_xtra(struct task_struct
*prev_p
, struct task_struct
*next_p
,
182 struct tss_struct
*tss
)
184 struct thread_struct
*prev
, *next
;
186 prev
= &prev_p
->thread
;
187 next
= &next_p
->thread
;
189 if (test_tsk_thread_flag(next_p
, TIF_DS_AREA_MSR
) ||
190 test_tsk_thread_flag(prev_p
, TIF_DS_AREA_MSR
))
191 ds_switch_to(prev_p
, next_p
);
192 else if (next
->debugctlmsr
!= prev
->debugctlmsr
)
193 update_debugctlmsr(next
->debugctlmsr
);
195 if (test_tsk_thread_flag(next_p
, TIF_DEBUG
)) {
196 set_debugreg(next
->debugreg0
, 0);
197 set_debugreg(next
->debugreg1
, 1);
198 set_debugreg(next
->debugreg2
, 2);
199 set_debugreg(next
->debugreg3
, 3);
201 set_debugreg(next
->debugreg6
, 6);
202 set_debugreg(next
->debugreg7
, 7);
205 if (test_tsk_thread_flag(prev_p
, TIF_NOTSC
) ^
206 test_tsk_thread_flag(next_p
, TIF_NOTSC
)) {
207 /* prev and next are different */
208 if (test_tsk_thread_flag(next_p
, TIF_NOTSC
))
214 if (test_tsk_thread_flag(next_p
, TIF_IO_BITMAP
)) {
216 * Copy the relevant range of the IO bitmap.
217 * Normally this is 128 bytes or less:
219 memcpy(tss
->io_bitmap
, next
->io_bitmap_ptr
,
220 max(prev
->io_bitmap_max
, next
->io_bitmap_max
));
221 } else if (test_tsk_thread_flag(prev_p
, TIF_IO_BITMAP
)) {
223 * Clear any possible leftover bits:
225 memset(tss
->io_bitmap
, 0xff, prev
->io_bitmap_max
);
229 int sys_fork(struct pt_regs
*regs
)
231 return do_fork(SIGCHLD
, regs
->sp
, regs
, 0, NULL
, NULL
);
235 * This is trivial, and on the face of it looks like it
236 * could equally well be done in user mode.
238 * Not so, for quite unobvious reasons - register pressure.
239 * In user mode vfork() cannot have a stack frame, and if
240 * done by calling the "clone()" system call directly, you
241 * do not have enough call-clobbered registers to hold all
242 * the information you need.
244 int sys_vfork(struct pt_regs
*regs
)
246 return do_fork(CLONE_VFORK
| CLONE_VM
| SIGCHLD
, regs
->sp
, regs
, 0,
252 * Idle related variables and functions
254 unsigned long boot_option_idle_override
= 0;
255 EXPORT_SYMBOL(boot_option_idle_override
);
258 * Powermanagement idle function, if any..
260 void (*pm_idle
)(void);
261 EXPORT_SYMBOL(pm_idle
);
265 * This halt magic was a workaround for ancient floppy DMA
266 * wreckage. It should be safe to remove.
268 static int hlt_counter
;
269 void disable_hlt(void)
273 EXPORT_SYMBOL(disable_hlt
);
275 void enable_hlt(void)
279 EXPORT_SYMBOL(enable_hlt
);
281 static inline int hlt_use_halt(void)
283 return (!hlt_counter
&& boot_cpu_data
.hlt_works_ok
);
286 static inline int hlt_use_halt(void)
293 * We use this if we don't have any better
296 void default_idle(void)
298 if (hlt_use_halt()) {
299 struct power_trace it
;
301 trace_power_start(&it
, POWER_CSTATE
, 1);
302 current_thread_info()->status
&= ~TS_POLLING
;
304 * TS_POLLING-cleared state must be visible before we
310 safe_halt(); /* enables interrupts racelessly */
313 current_thread_info()->status
|= TS_POLLING
;
314 trace_power_end(&it
);
317 /* loop is done by the caller */
321 #ifdef CONFIG_APM_MODULE
322 EXPORT_SYMBOL(default_idle
);
325 void stop_this_cpu(void *dummy
)
331 set_cpu_online(smp_processor_id(), false);
332 disable_local_APIC();
335 if (hlt_works(smp_processor_id()))
340 static void do_nothing(void *unused
)
345 * cpu_idle_wait - Used to ensure that all the CPUs discard old value of
346 * pm_idle and update to new pm_idle value. Required while changing pm_idle
347 * handler on SMP systems.
349 * Caller must have changed pm_idle to the new value before the call. Old
350 * pm_idle value will not be used by any CPU after the return of this function.
352 void cpu_idle_wait(void)
355 /* kick all the CPUs so that they exit out of pm_idle */
356 smp_call_function(do_nothing
, NULL
, 1);
358 EXPORT_SYMBOL_GPL(cpu_idle_wait
);
361 * This uses new MONITOR/MWAIT instructions on P4 processors with PNI,
362 * which can obviate IPI to trigger checking of need_resched.
363 * We execute MONITOR against need_resched and enter optimized wait state
364 * through MWAIT. Whenever someone changes need_resched, we would be woken
365 * up from MWAIT (without an IPI).
367 * New with Core Duo processors, MWAIT can take some hints based on CPU
370 void mwait_idle_with_hints(unsigned long ax
, unsigned long cx
)
372 struct power_trace it
;
374 trace_power_start(&it
, POWER_CSTATE
, (ax
>>4)+1);
375 if (!need_resched()) {
376 if (cpu_has(¤t_cpu_data
, X86_FEATURE_CLFLUSH_MONITOR
))
377 clflush((void *)¤t_thread_info()->flags
);
379 __monitor((void *)¤t_thread_info()->flags
, 0, 0);
384 trace_power_end(&it
);
387 /* Default MONITOR/MWAIT with no hints, used for default C1 state */
388 static void mwait_idle(void)
390 struct power_trace it
;
391 if (!need_resched()) {
392 trace_power_start(&it
, POWER_CSTATE
, 1);
393 if (cpu_has(¤t_cpu_data
, X86_FEATURE_CLFLUSH_MONITOR
))
394 clflush((void *)¤t_thread_info()->flags
);
396 __monitor((void *)¤t_thread_info()->flags
, 0, 0);
402 trace_power_end(&it
);
408 * On SMP it's slightly faster (but much more power-consuming!)
409 * to poll the ->work.need_resched flag instead of waiting for the
410 * cross-CPU IPI to arrive. Use this option with caution.
412 static void poll_idle(void)
414 struct power_trace it
;
416 trace_power_start(&it
, POWER_CSTATE
, 0);
418 while (!need_resched())
420 trace_power_end(&it
);
424 * mwait selection logic:
426 * It depends on the CPU. For AMD CPUs that support MWAIT this is
427 * wrong. Family 0x10 and 0x11 CPUs will enter C1 on HLT. Powersavings
428 * then depend on a clock divisor and current Pstate of the core. If
429 * all cores of a processor are in halt state (C1) the processor can
430 * enter the C1E (C1 enhanced) state. If mwait is used this will never
433 * idle=mwait overrides this decision and forces the usage of mwait.
435 static int __cpuinitdata force_mwait
;
437 #define MWAIT_INFO 0x05
438 #define MWAIT_ECX_EXTENDED_INFO 0x01
439 #define MWAIT_EDX_C1 0xf0
441 static int __cpuinit
mwait_usable(const struct cpuinfo_x86
*c
)
443 u32 eax
, ebx
, ecx
, edx
;
448 if (c
->cpuid_level
< MWAIT_INFO
)
451 cpuid(MWAIT_INFO
, &eax
, &ebx
, &ecx
, &edx
);
452 /* Check, whether EDX has extended info about MWAIT */
453 if (!(ecx
& MWAIT_ECX_EXTENDED_INFO
))
457 * edx enumeratios MONITOR/MWAIT extensions. Check, whether
460 return (edx
& MWAIT_EDX_C1
);
464 * Check for AMD CPUs, which have potentially C1E support
466 static int __cpuinit
check_c1e_idle(const struct cpuinfo_x86
*c
)
468 if (c
->x86_vendor
!= X86_VENDOR_AMD
)
474 /* Family 0x0f models < rev F do not have C1E */
475 if (c
->x86
== 0x0f && c
->x86_model
< 0x40)
481 static cpumask_var_t c1e_mask
;
482 static int c1e_detected
;
484 void c1e_remove_cpu(int cpu
)
486 if (c1e_mask
!= NULL
)
487 cpumask_clear_cpu(cpu
, c1e_mask
);
491 * C1E aware idle routine. We check for C1E active in the interrupt
492 * pending message MSR. If we detect C1E, then we handle it the same
493 * way as C3 power states (local apic timer and TSC stop)
495 static void c1e_idle(void)
503 rdmsr(MSR_K8_INT_PENDING_MSG
, lo
, hi
);
504 if (lo
& K8_INTP_C1E_ACTIVE_MASK
) {
506 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC
))
507 mark_tsc_unstable("TSC halt in AMD C1E");
508 printk(KERN_INFO
"System has AMD C1E enabled\n");
509 set_cpu_cap(&boot_cpu_data
, X86_FEATURE_AMDC1E
);
514 int cpu
= smp_processor_id();
516 if (!cpumask_test_cpu(cpu
, c1e_mask
)) {
517 cpumask_set_cpu(cpu
, c1e_mask
);
519 * Force broadcast so ACPI can not interfere. Needs
520 * to run with interrupts enabled as it uses
524 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE
,
526 printk(KERN_INFO
"Switch to broadcast mode on CPU%d\n",
530 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER
, &cpu
);
535 * The switch back from broadcast mode needs to be
536 * called with interrupts disabled.
539 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT
, &cpu
);
545 void __cpuinit
select_idle_routine(const struct cpuinfo_x86
*c
)
548 if (pm_idle
== poll_idle
&& smp_num_siblings
> 1) {
549 printk(KERN_WARNING
"WARNING: polling idle and HT enabled,"
550 " performance may degrade.\n");
556 if (cpu_has(c
, X86_FEATURE_MWAIT
) && mwait_usable(c
)) {
558 * One CPU supports mwait => All CPUs supports mwait
560 printk(KERN_INFO
"using mwait in idle threads.\n");
561 pm_idle
= mwait_idle
;
562 } else if (check_c1e_idle(c
)) {
563 printk(KERN_INFO
"using C1E aware idle routine\n");
566 pm_idle
= default_idle
;
569 void __init
init_c1e_mask(void)
571 /* If we're using c1e_idle, we need to allocate c1e_mask. */
572 if (pm_idle
== c1e_idle
) {
573 alloc_cpumask_var(&c1e_mask
, GFP_KERNEL
);
574 cpumask_clear(c1e_mask
);
578 static int __init
idle_setup(char *str
)
583 if (!strcmp(str
, "poll")) {
584 printk("using polling idle threads.\n");
586 } else if (!strcmp(str
, "mwait"))
588 else if (!strcmp(str
, "halt")) {
590 * When the boot option of idle=halt is added, halt is
591 * forced to be used for CPU idle. In such case CPU C2/C3
592 * won't be used again.
593 * To continue to load the CPU idle driver, don't touch
594 * the boot_option_idle_override.
596 pm_idle
= default_idle
;
599 } else if (!strcmp(str
, "nomwait")) {
601 * If the boot option of "idle=nomwait" is added,
602 * it means that mwait will be disabled for CPU C2/C3
603 * states. In such case it won't touch the variable
604 * of boot_option_idle_override.
611 boot_option_idle_override
= 1;
614 early_param("idle", idle_setup
);