PRCM: OMAP3: Fix to wrongly modified omap2_clk_wait_ready
[linux-ginger.git] / arch / arm / mach-omap2 / clock.h
blob49245f71d125c9879e64a2dd1e715f268a793f0f
1 /*
2 * linux/arch/arm/mach-omap2/clock.h
4 * Copyright (C) 2005-2008 Texas Instruments, Inc.
5 * Copyright (C) 2004-2008 Nokia Corporation
7 * Contacts:
8 * Richard Woodruff <r-woodruff2@ti.com>
9 * Paul Walmsley
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
16 #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK_H
17 #define __ARCH_ARM_MACH_OMAP2_CLOCK_H
19 #include <asm/arch/clock.h>
21 /* The maximum error between a target DPLL rate and the rounded rate in Hz */
22 #define DEFAULT_DPLL_RATE_TOLERANCE 50000
24 int omap2_clk_init(void);
25 int omap2_clk_enable(struct clk *clk);
26 void omap2_clk_disable(struct clk *clk);
27 long omap2_clk_round_rate(struct clk *clk, unsigned long rate);
28 int omap2_clk_set_rate(struct clk *clk, unsigned long rate);
29 int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent);
30 int omap2_dpll_set_rate_tolerance(struct clk *clk, unsigned int tolerance);
31 long omap2_dpll_round_rate(struct clk *clk, unsigned long target_rate);
33 #ifdef CONFIG_OMAP_RESET_CLOCKS
34 void omap2_clk_disable_unused(struct clk *clk);
35 #else
36 #define omap2_clk_disable_unused NULL
37 #endif
39 void omap2_clksel_recalc(struct clk *clk);
40 void omap2_init_clk_clkdm(struct clk *clk);
41 void omap2_init_clksel_parent(struct clk *clk);
42 u32 omap2_clksel_get_divisor(struct clk *clk);
43 u32 omap2_clksel_round_rate_div(struct clk *clk, unsigned long target_rate,
44 u32 *new_div);
45 u32 omap2_clksel_to_divisor(struct clk *clk, u32 field_val);
46 u32 omap2_divisor_to_clksel(struct clk *clk, u32 div);
47 void omap2_fixed_divisor_recalc(struct clk *clk);
48 long omap2_clksel_round_rate(struct clk *clk, unsigned long target_rate);
49 int omap2_clksel_set_rate(struct clk *clk, unsigned long rate);
50 u32 omap2_get_dpll_rate(struct clk *clk);
51 int omap2_wait_clock_ready(void __iomem *reg, u32 cval, const char *name);
52 void omap2_clk_prepare_for_reboot(void);
54 extern u8 cpu_mask;
56 /* clksel_rate data common to 24xx/343x */
57 static const struct clksel_rate gpt_32k_rates[] = {
58 { .div = 1, .val = 0, .flags = RATE_IN_24XX | RATE_IN_343X | DEFAULT_RATE },
59 { .div = 0 }
62 static const struct clksel_rate gpt_sys_rates[] = {
63 { .div = 1, .val = 1, .flags = RATE_IN_24XX | RATE_IN_343X | DEFAULT_RATE },
64 { .div = 0 }
67 static const struct clksel_rate gfx_l3_rates[] = {
68 { .div = 1, .val = 1, .flags = RATE_IN_24XX | RATE_IN_343X },
69 { .div = 2, .val = 2, .flags = RATE_IN_24XX | RATE_IN_343X | DEFAULT_RATE },
70 { .div = 3, .val = 3, .flags = RATE_IN_243X | RATE_IN_343X },
71 { .div = 4, .val = 4, .flags = RATE_IN_243X | RATE_IN_343X },
72 { .div = 0 }
76 #endif