PRCM: OMAP3: Fix to wrongly modified omap2_clk_wait_ready
[linux-ginger.git] / arch / arm / mach-omap2 / clock34xx.c
blob408b51a15c2edc153f044565eb98bf1722fd6b81
1 /*
2 * OMAP3-specific clock framework functions
4 * Copyright (C) 2007-2008 Texas Instruments, Inc.
5 * Copyright (C) 2007-2008 Nokia Corporation
7 * Written by Paul Walmsley
8 * Testing and integration fixes by Jouni Högander
10 * Parts of this code are based on code written by
11 * Richard Woodruff, Tony Lindgren, Tuukka Tikkanen, Karthik Dasu
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
17 #undef DEBUG
19 #include <linux/module.h>
20 #include <linux/kernel.h>
21 #include <linux/device.h>
22 #include <linux/list.h>
23 #include <linux/errno.h>
24 #include <linux/delay.h>
25 #include <linux/clk.h>
26 #include <linux/io.h>
27 #include <linux/limits.h>
29 #include <asm/arch/clock.h>
30 #include <asm/arch/sram.h>
31 #include <asm/div64.h>
32 #include <asm/bitops.h>
34 #include "memory.h"
35 #include "clock.h"
36 #include "clock34xx.h"
37 #include "prm.h"
38 #include "prm-regbits-34xx.h"
39 #include "cm.h"
40 #include "cm-regbits-34xx.h"
42 /* CM_AUTOIDLE_PLL*.AUTO_* bit values */
43 #define DPLL_AUTOIDLE_DISABLE 0x0
44 #define DPLL_AUTOIDLE_LOW_POWER_STOP 0x1
46 #define MAX_DPLL_WAIT_TRIES 1000000
48 /**
49 * omap3_dpll_recalc - recalculate DPLL rate
50 * @clk: DPLL struct clk
52 * Recalculate and propagate the DPLL rate.
54 static void omap3_dpll_recalc(struct clk *clk)
56 clk->rate = omap2_get_dpll_rate(clk);
58 propagate_rate(clk);
61 /* _omap3_dpll_write_clken - write clken_bits arg to a DPLL's enable bits */
62 static void _omap3_dpll_write_clken(struct clk *clk, u8 clken_bits)
64 const struct dpll_data *dd;
65 u32 v;
67 dd = clk->dpll_data;
69 v = __raw_readl(dd->control_reg);
70 v &= ~dd->enable_mask;
71 v |= clken_bits << __ffs(dd->enable_mask);
72 __raw_writel(v, dd->control_reg);
75 /* _omap3_wait_dpll_status: wait for a DPLL to enter a specific state */
76 static int _omap3_wait_dpll_status(struct clk *clk, u8 state)
78 const struct dpll_data *dd;
79 int i = 0;
80 int ret = -EINVAL;
81 u32 idlest_mask;
83 dd = clk->dpll_data;
85 state <<= dd->idlest_bit;
86 idlest_mask = 1 << dd->idlest_bit;
88 while (((__raw_readl(dd->idlest_reg) & idlest_mask) != state) &&
89 i < MAX_DPLL_WAIT_TRIES) {
90 i++;
91 udelay(1);
94 if (i == MAX_DPLL_WAIT_TRIES) {
95 printk(KERN_ERR "clock: %s failed transition to '%s'\n",
96 clk->name, (state) ? "locked" : "bypassed");
97 } else {
98 pr_debug("clock: %s transition to '%s' in %d loops\n",
99 clk->name, (state) ? "locked" : "bypassed", i);
101 ret = 0;
104 return ret;
107 /* From 3430 TRM ES2 4.7.6.2 */
108 static u16 _omap3_dpll_compute_freqsel(struct clk *clk, u8 n)
110 unsigned long fint;
111 u16 f = 0;
113 fint = clk->parent->rate / (n + 1);
115 pr_debug("clock: fint is %lu\n", fint);
117 if (fint >= 750000 && fint <= 1000000)
118 f = 0x3;
119 else if (fint > 1000000 && fint <= 1250000)
120 f = 0x4;
121 else if (fint > 1250000 && fint <= 1500000)
122 f = 0x5;
123 else if (fint > 1500000 && fint <= 1750000)
124 f = 0x6;
125 else if (fint > 1750000 && fint <= 2100000)
126 f = 0x7;
127 else if (fint > 7500000 && fint <= 10000000)
128 f = 0xB;
129 else if (fint > 10000000 && fint <= 12500000)
130 f = 0xC;
131 else if (fint > 12500000 && fint <= 15000000)
132 f = 0xD;
133 else if (fint > 15000000 && fint <= 17500000)
134 f = 0xE;
135 else if (fint > 17500000 && fint <= 21000000)
136 f = 0xF;
137 else
138 pr_debug("clock: unknown freqsel setting for %d\n", n);
140 return f;
143 /* Non-CORE DPLL (e.g., DPLLs that do not control SDRC) clock functions */
146 * _omap3_noncore_dpll_lock - instruct a DPLL to lock and wait for readiness
147 * @clk: pointer to a DPLL struct clk
149 * Instructs a non-CORE DPLL to lock. Waits for the DPLL to report
150 * readiness before returning. Will save and restore the DPLL's
151 * autoidle state across the enable, per the CDP code. If the DPLL
152 * locked successfully, return 0; if the DPLL did not lock in the time
153 * allotted, or DPLL3 was passed in, return -EINVAL.
155 static int _omap3_noncore_dpll_lock(struct clk *clk)
157 u8 ai;
158 int r;
160 if (clk == &dpll3_ck)
161 return -EINVAL;
163 pr_debug("clock: locking DPLL %s\n", clk->name);
165 ai = omap3_dpll_autoidle_read(clk);
167 _omap3_dpll_write_clken(clk, DPLL_LOCKED);
169 if (ai) {
171 * If no downstream clocks are enabled, CM_IDLEST bit
172 * may never become active, so don't wait for DPLL to lock.
174 r = 0;
175 omap3_dpll_allow_idle(clk);
176 } else {
177 r = _omap3_wait_dpll_status(clk, 1);
178 omap3_dpll_deny_idle(clk);
181 return r;
185 * omap3_noncore_dpll_bypass - instruct a DPLL to bypass and wait for readiness
186 * @clk: pointer to a DPLL struct clk
188 * Instructs a non-CORE DPLL to enter low-power bypass mode. In
189 * bypass mode, the DPLL's rate is set equal to its parent clock's
190 * rate. Waits for the DPLL to report readiness before returning.
191 * Will save and restore the DPLL's autoidle state across the enable,
192 * per the CDP code. If the DPLL entered bypass mode successfully,
193 * return 0; if the DPLL did not enter bypass in the time allotted, or
194 * DPLL3 was passed in, or the DPLL does not support low-power bypass,
195 * return -EINVAL.
197 static int _omap3_noncore_dpll_bypass(struct clk *clk)
199 int r;
200 u8 ai;
202 if (clk == &dpll3_ck)
203 return -EINVAL;
205 if (!(clk->dpll_data->modes & (1 << DPLL_LOW_POWER_BYPASS)))
206 return -EINVAL;
208 pr_debug("clock: configuring DPLL %s for low-power bypass\n",
209 clk->name);
211 ai = omap3_dpll_autoidle_read(clk);
213 _omap3_dpll_write_clken(clk, DPLL_LOW_POWER_BYPASS);
215 r = _omap3_wait_dpll_status(clk, 0);
217 if (ai)
218 omap3_dpll_allow_idle(clk);
219 else
220 omap3_dpll_deny_idle(clk);
222 return r;
226 * _omap3_noncore_dpll_stop - instruct a DPLL to stop
227 * @clk: pointer to a DPLL struct clk
229 * Instructs a non-CORE DPLL to enter low-power stop. Will save and
230 * restore the DPLL's autoidle state across the stop, per the CDP
231 * code. If DPLL3 was passed in, or the DPLL does not support
232 * low-power stop, return -EINVAL; otherwise, return 0.
234 static int _omap3_noncore_dpll_stop(struct clk *clk)
236 u8 ai;
238 if (clk == &dpll3_ck)
239 return -EINVAL;
241 if (!(clk->dpll_data->modes & (1 << DPLL_LOW_POWER_STOP)))
242 return -EINVAL;
244 pr_debug("clock: stopping DPLL %s\n", clk->name);
246 ai = omap3_dpll_autoidle_read(clk);
248 _omap3_dpll_write_clken(clk, DPLL_LOW_POWER_STOP);
250 if (ai)
251 omap3_dpll_allow_idle(clk);
252 else
253 omap3_dpll_deny_idle(clk);
255 return 0;
259 * omap3_noncore_dpll_enable - instruct a DPLL to enter bypass or lock mode
260 * @clk: pointer to a DPLL struct clk
262 * Instructs a non-CORE DPLL to enable, e.g., to enter bypass or lock.
263 * The choice of modes depends on the DPLL's programmed rate: if it is
264 * the same as the DPLL's parent clock, it will enter bypass;
265 * otherwise, it will enter lock. This code will wait for the DPLL to
266 * indicate readiness before returning, unless the DPLL takes too long
267 * to enter the target state. Intended to be used as the struct clk's
268 * enable function. If DPLL3 was passed in, or the DPLL does not
269 * support low-power stop, or if the DPLL took too long to enter
270 * bypass or lock, return -EINVAL; otherwise, return 0.
272 static int omap3_noncore_dpll_enable(struct clk *clk)
274 int r;
276 if (clk == &dpll3_ck)
277 return -EINVAL;
279 if (clk->parent->rate == omap2_get_dpll_rate(clk))
280 r = _omap3_noncore_dpll_bypass(clk);
281 else
282 r = _omap3_noncore_dpll_lock(clk);
284 return r;
288 * omap3_noncore_dpll_enable - instruct a DPLL to enter bypass or lock mode
289 * @clk: pointer to a DPLL struct clk
291 * Instructs a non-CORE DPLL to enable, e.g., to enter bypass or lock.
292 * The choice of modes depends on the DPLL's programmed rate: if it is
293 * the same as the DPLL's parent clock, it will enter bypass;
294 * otherwise, it will enter lock. This code will wait for the DPLL to
295 * indicate readiness before returning, unless the DPLL takes too long
296 * to enter the target state. Intended to be used as the struct clk's
297 * enable function. If DPLL3 was passed in, or the DPLL does not
298 * support low-power stop, or if the DPLL took too long to enter
299 * bypass or lock, return -EINVAL; otherwise, return 0.
301 static void omap3_noncore_dpll_disable(struct clk *clk)
303 if (clk == &dpll3_ck)
304 return;
306 _omap3_noncore_dpll_stop(clk);
310 /* Non-CORE DPLL rate set code */
313 * omap3_noncore_dpll_program - set non-core DPLL M,N values directly
314 * @clk: struct clk * of DPLL to set
315 * @m: DPLL multiplier to set
316 * @n: DPLL divider to set
317 * @freqsel: FREQSEL value to set
319 * Program the DPLL with the supplied M, N values, and wait for the DPLL to
320 * lock.. Returns -EINVAL upon error, or 0 upon success.
322 static int omap3_noncore_dpll_program(struct clk *clk, u16 m, u8 n, u16 freqsel)
324 struct dpll_data *dd;
325 u32 v;
327 if (!clk)
328 return -EINVAL;
330 dd = clk->dpll_data;
331 if (!dd)
332 return -EINVAL;
335 * According to the 12-5 CDP code from TI, "Limitation 2.5"
336 * on 3430ES1 prevents us from changing DPLL multipliers or dividers
337 * on DPLL4.
339 if (is_sil_rev_equal_to(OMAP3430_REV_ES1_0) &&
340 !strcmp("dpll4_ck", clk->name)) {
341 printk(KERN_ERR "clock: DPLL4 cannot change rate due to "
342 "silicon 'Limitation 2.5' on 3430ES1.\n");
343 return -EINVAL;
346 /* 3430 ES2 TRM: 4.7.6.9 DPLL Programming Sequence */
347 _omap3_noncore_dpll_bypass(clk);
349 v = __raw_readl(dd->mult_div1_reg);
350 v &= ~(dd->mult_mask | dd->div1_mask);
352 /* Set mult (M), div1 (N), freqsel */
353 v |= m << __ffs(dd->mult_mask);
354 v |= n << __ffs(dd->div1_mask);
355 v |= freqsel << __ffs(dd->freqsel_mask);
357 __raw_writel(v, dd->mult_div1_reg);
359 /* We let the clock framework set the other output dividers later */
361 /* REVISIT: Set ramp-up delay? */
363 _omap3_noncore_dpll_lock(clk);
365 return 0;
369 * omap3_noncore_dpll_set_rate - set non-core DPLL rate
370 * @clk: struct clk * of DPLL to set
371 * @rate: rounded target rate
373 * Program the DPLL with the rounded target rate. Returns -EINVAL upon
374 * error, or 0 upon success.
376 static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate)
378 u16 freqsel;
379 struct dpll_data *dd;
381 if (!clk || !rate)
382 return -EINVAL;
384 dd = clk->dpll_data;
385 if (!dd)
386 return -EINVAL;
388 if (rate == omap2_get_dpll_rate(clk))
389 return 0;
391 if (dd->last_rounded_rate != rate)
392 omap2_dpll_round_rate(clk, rate);
394 if (dd->last_rounded_rate == 0)
395 return -EINVAL;
397 freqsel = _omap3_dpll_compute_freqsel(clk, dd->last_rounded_n);
398 if (!freqsel)
399 WARN_ON(1);
401 omap3_noncore_dpll_program(clk, dd->last_rounded_m, dd->last_rounded_n,
402 freqsel);
404 omap3_dpll_recalc(clk);
406 return 0;
409 /* DPLL autoidle read/set code */
413 * omap3_dpll_autoidle_read - read a DPLL's autoidle bits
414 * @clk: struct clk * of the DPLL to read
416 * Return the DPLL's autoidle bits, shifted down to bit 0. Returns
417 * -EINVAL if passed a null pointer or if the struct clk does not
418 * appear to refer to a DPLL.
420 static u32 omap3_dpll_autoidle_read(struct clk *clk)
422 const struct dpll_data *dd;
423 u32 v;
425 if (!clk || !clk->dpll_data)
426 return -EINVAL;
428 dd = clk->dpll_data;
430 v = __raw_readl(dd->autoidle_reg);
431 v &= dd->autoidle_mask;
432 v >>= __ffs(dd->autoidle_mask);
434 return v;
438 * omap3_dpll_allow_idle - enable DPLL autoidle bits
439 * @clk: struct clk * of the DPLL to operate on
441 * Enable DPLL automatic idle control. This automatic idle mode
442 * switching takes effect only when the DPLL is locked, at least on
443 * OMAP3430. The DPLL will enter low-power stop when its downstream
444 * clocks are gated. No return value.
446 static void omap3_dpll_allow_idle(struct clk *clk)
448 const struct dpll_data *dd;
449 u32 v;
451 if (!clk || !clk->dpll_data)
452 return;
454 dd = clk->dpll_data;
457 * REVISIT: CORE DPLL can optionally enter low-power bypass
458 * by writing 0x5 instead of 0x1. Add some mechanism to
459 * optionally enter this mode.
461 v = __raw_readl(dd->autoidle_reg);
462 v &= ~dd->autoidle_mask;
463 v |= DPLL_AUTOIDLE_LOW_POWER_STOP << __ffs(dd->autoidle_mask);
464 __raw_writel(v, dd->autoidle_reg);
468 * omap3_dpll_deny_idle - prevent DPLL from automatically idling
469 * @clk: struct clk * of the DPLL to operate on
471 * Disable DPLL automatic idle control. No return value.
473 static void omap3_dpll_deny_idle(struct clk *clk)
475 const struct dpll_data *dd;
476 u32 v;
478 if (!clk || !clk->dpll_data)
479 return;
481 dd = clk->dpll_data;
483 v = __raw_readl(dd->autoidle_reg);
484 v &= ~dd->autoidle_mask;
485 v |= DPLL_AUTOIDLE_DISABLE << __ffs(dd->autoidle_mask);
486 __raw_writel(v, dd->autoidle_reg);
489 /* Clock control for DPLL outputs */
492 * omap3_clkoutx2_recalc - recalculate DPLL X2 output virtual clock rate
493 * @clk: DPLL output struct clk
495 * Using parent clock DPLL data, look up DPLL state. If locked, set our
496 * rate to the dpll_clk * 2; otherwise, just use dpll_clk.
498 static void omap3_clkoutx2_recalc(struct clk *clk)
500 const struct dpll_data *dd;
501 u32 v;
502 struct clk *pclk;
504 /* Walk up the parents of clk, looking for a DPLL */
505 pclk = clk->parent;
506 while (pclk && !pclk->dpll_data)
507 pclk = pclk->parent;
509 /* clk does not have a DPLL as a parent? */
510 WARN_ON(!pclk);
512 dd = pclk->dpll_data;
514 WARN_ON(!dd->control_reg || !dd->enable_mask);
516 v = __raw_readl(dd->control_reg) & dd->enable_mask;
517 v >>= __ffs(dd->enable_mask);
518 if (v != DPLL_LOCKED)
519 clk->rate = clk->parent->rate;
520 else
521 clk->rate = clk->parent->rate * 2;
523 if (clk->flags & RATE_PROPAGATES)
524 propagate_rate(clk);
527 /* Common clock code */
530 * As it is structured now, this will prevent an OMAP2/3 multiboot
531 * kernel from compiling. This will need further attention.
533 #if defined(CONFIG_ARCH_OMAP3)
535 static struct clk_functions omap2_clk_functions = {
536 .clk_enable = omap2_clk_enable,
537 .clk_disable = omap2_clk_disable,
538 .clk_round_rate = omap2_clk_round_rate,
539 .clk_set_rate = omap2_clk_set_rate,
540 .clk_set_parent = omap2_clk_set_parent,
541 .clk_disable_unused = omap2_clk_disable_unused,
545 * Set clocks for bypass mode for reboot to work.
547 void omap2_clk_prepare_for_reboot(void)
549 /* REVISIT: Not ready for 343x */
550 #if 0
551 u32 rate;
553 if (vclk == NULL || sclk == NULL)
554 return;
556 rate = clk_get_rate(sclk);
557 clk_set_rate(vclk, rate);
558 #endif
561 /* REVISIT: Move this init stuff out into clock.c */
564 * Switch the MPU rate if specified on cmdline.
565 * We cannot do this early until cmdline is parsed.
567 static int __init omap2_clk_arch_init(void)
569 if (!mpurate)
570 return -EINVAL;
572 /* REVISIT: not yet ready for 343x */
573 #if 0
574 if (omap2_select_table_rate(&virt_prcm_set, mpurate))
575 printk(KERN_ERR "Could not find matching MPU rate\n");
576 #endif
578 recalculate_root_clocks();
580 printk(KERN_INFO "Switched to new clocking rate (Crystal/DPLL3/MPU): "
581 "%ld.%01ld/%ld/%ld MHz\n",
582 (osc_sys_ck.rate / 1000000), (osc_sys_ck.rate / 100000) % 10,
583 (core_ck.rate / 1000000), (dpll1_fck.rate / 1000000)) ;
585 return 0;
587 arch_initcall(omap2_clk_arch_init);
589 int __init omap2_clk_init(void)
591 /* struct prcm_config *prcm; */
592 struct clk **clkp;
593 /* u32 clkrate; */
594 u32 cpu_clkflg;
596 /* REVISIT: Ultimately this will be used for multiboot */
597 #if 0
598 if (cpu_is_omap242x()) {
599 cpu_mask = RATE_IN_242X;
600 cpu_clkflg = CLOCK_IN_OMAP242X;
601 clkp = onchip_24xx_clks;
602 } else if (cpu_is_omap2430()) {
603 cpu_mask = RATE_IN_243X;
604 cpu_clkflg = CLOCK_IN_OMAP243X;
605 clkp = onchip_24xx_clks;
607 #endif
608 if (cpu_is_omap34xx()) {
609 cpu_mask = RATE_IN_343X;
610 cpu_clkflg = CLOCK_IN_OMAP343X;
611 clkp = onchip_34xx_clks;
614 * Update this if there are further clock changes between ES2
615 * and production parts
617 if (is_sil_rev_equal_to(OMAP3430_REV_ES1_0)) {
618 /* No 3430ES1-only rates exist, so no RATE_IN_3430ES1 */
619 cpu_clkflg |= CLOCK_IN_OMAP3430ES1;
620 } else {
621 cpu_mask |= RATE_IN_3430ES2;
622 cpu_clkflg |= CLOCK_IN_OMAP3430ES2;
626 clk_init(&omap2_clk_functions);
628 for (clkp = onchip_34xx_clks;
629 clkp < onchip_34xx_clks + ARRAY_SIZE(onchip_34xx_clks);
630 clkp++) {
631 if ((*clkp)->flags & cpu_clkflg) {
632 clk_register(*clkp);
633 omap2_init_clk_clkdm(*clkp);
637 /* REVISIT: Not yet ready for OMAP3 */
638 #if 0
639 /* Check the MPU rate set by bootloader */
640 clkrate = omap2_get_dpll_rate_24xx(&dpll_ck);
641 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
642 if (!(prcm->flags & cpu_mask))
643 continue;
644 if (prcm->xtal_speed != sys_ck.rate)
645 continue;
646 if (prcm->dpll_speed <= clkrate)
647 break;
649 curr_prcm_set = prcm;
650 #endif
652 recalculate_root_clocks();
654 printk(KERN_INFO "Clocking rate (Crystal/DPLL/ARM core): "
655 "%ld.%01ld/%ld/%ld MHz\n",
656 (osc_sys_ck.rate / 1000000), (osc_sys_ck.rate / 100000) % 10,
657 (core_ck.rate / 1000000), (arm_fck.rate / 1000000));
660 * Only enable those clocks we will need, let the drivers
661 * enable other clocks as necessary
663 clk_enable_init_clocks();
665 /* Avoid sleeping during omap2_clk_prepare_for_reboot() */
666 /* REVISIT: not yet ready for 343x */
667 #if 0
668 vclk = clk_get(NULL, "virt_prcm_set");
669 sclk = clk_get(NULL, "sys_ck");
670 #endif
671 return 0;
674 #endif