1 #ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_34XX_H
2 #define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_34XX_H
5 * OMAP3430 Clock Management register bits
7 * Copyright (C) 2007-2008 Texas Instruments, Inc.
8 * Copyright (C) 2007-2008 Nokia Corporation
10 * Written by Paul Walmsley
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
19 /* Bits shared between registers */
21 /* CM_FCLKEN1_CORE and CM_ICLKEN1_CORE shared bits */
22 #define OMAP3430ES2_EN_MMC3_MASK (1 << 30)
23 #define OMAP3430ES2_EN_MMC3_SHIFT 30
24 #define OMAP3430_EN_MSPRO (1 << 23)
25 #define OMAP3430_EN_MSPRO_SHIFT 23
26 #define OMAP3430_EN_HDQ (1 << 22)
27 #define OMAP3430_EN_HDQ_SHIFT 22
28 #define OMAP3430ES1_EN_FSHOSTUSB (1 << 5)
29 #define OMAP3430ES1_EN_FSHOSTUSB_SHIFT 5
30 #define OMAP3430ES1_EN_D2D (1 << 3)
31 #define OMAP3430ES1_EN_D2D_SHIFT 3
32 #define OMAP3430_EN_SSI (1 << 0)
33 #define OMAP3430_EN_SSI_SHIFT 0
35 /* CM_FCLKEN3_CORE and CM_ICLKEN3_CORE shared bits */
36 #define OMAP3430ES2_EN_USBTLL_SHIFT 2
37 #define OMAP3430ES2_EN_USBTLL_MASK (1 << 2)
39 /* CM_FCLKEN_WKUP and CM_ICLKEN_WKUP shared bits */
40 #define OMAP3430_EN_WDT2 (1 << 5)
41 #define OMAP3430_EN_WDT2_SHIFT 5
43 /* CM_ICLKEN_CAM, CM_FCLKEN_CAM shared bits */
44 #define OMAP3430_EN_CAM (1 << 0)
45 #define OMAP3430_EN_CAM_SHIFT 0
47 /* CM_FCLKEN_PER, CM_ICLKEN_PER shared bits */
48 #define OMAP3430_EN_WDT3 (1 << 12)
49 #define OMAP3430_EN_WDT3_SHIFT 12
51 /* CM_CLKSEL2_EMU, CM_CLKSEL3_EMU shared bits */
52 #define OMAP3430_OVERRIDE_ENABLE (1 << 19)
55 /* Bits specific to each register */
58 #define OMAP3430_CM_FCLKEN_IVA2_EN_IVA2 (1 << 0)
59 #define OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT 0
61 /* CM_CLKEN_PLL_IVA2 */
62 #define OMAP3430_IVA2_DPLL_RAMPTIME_SHIFT 8
63 #define OMAP3430_IVA2_DPLL_RAMPTIME_MASK (0x3 << 8)
64 #define OMAP3430_IVA2_DPLL_FREQSEL_SHIFT 4
65 #define OMAP3430_IVA2_DPLL_FREQSEL_MASK (0xf << 4)
66 #define OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT 3
67 #define OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_MASK (1 << 3)
68 #define OMAP3430_EN_IVA2_DPLL_SHIFT 0
69 #define OMAP3430_EN_IVA2_DPLL_MASK (0x7 << 0)
72 #define OMAP3430_ST_IVA2 (1 << 0)
74 /* CM_IDLEST_PLL_IVA2 */
75 #define OMAP3430_ST_IVA2_CLK_SHIFT 0
76 #define OMAP3430_ST_IVA2_CLK_MASK (1 << 0)
78 /* CM_AUTOIDLE_PLL_IVA2 */
79 #define OMAP3430_AUTO_IVA2_DPLL_SHIFT 0
80 #define OMAP3430_AUTO_IVA2_DPLL_MASK (0x7 << 0)
82 /* CM_CLKSEL1_PLL_IVA2 */
83 #define OMAP3430_IVA2_CLK_SRC_SHIFT 19
84 #define OMAP3430_IVA2_CLK_SRC_MASK (0x3 << 19)
85 #define OMAP3430_IVA2_DPLL_MULT_SHIFT 8
86 #define OMAP3430_IVA2_DPLL_MULT_MASK (0x7ff << 8)
87 #define OMAP3430_IVA2_DPLL_DIV_SHIFT 0
88 #define OMAP3430_IVA2_DPLL_DIV_MASK (0x7f << 0)
90 /* CM_CLKSEL2_PLL_IVA2 */
91 #define OMAP3430_IVA2_DPLL_CLKOUT_DIV_SHIFT 0
92 #define OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
94 /* CM_CLKSTCTRL_IVA2 */
95 #define OMAP3430_CLKTRCTRL_IVA2_SHIFT 0
96 #define OMAP3430_CLKTRCTRL_IVA2_MASK (0x3 << 0)
99 #define OMAP3430_CLKACTIVITY_IVA2_SHIFT 0
100 #define OMAP3430_CLKACTIVITY_IVA2_MASK (1 << 0)
102 /* CM_REVISION specific bits */
104 /* CM_SYSCONFIG specific bits */
106 /* CM_CLKEN_PLL_MPU */
107 #define OMAP3430_MPU_DPLL_RAMPTIME_SHIFT 8
108 #define OMAP3430_MPU_DPLL_RAMPTIME_MASK (0x3 << 8)
109 #define OMAP3430_MPU_DPLL_FREQSEL_SHIFT 4
110 #define OMAP3430_MPU_DPLL_FREQSEL_MASK (0xf << 4)
111 #define OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT 3
112 #define OMAP3430_EN_MPU_DPLL_DRIFTGUARD_MASK (1 << 3)
113 #define OMAP3430_EN_MPU_DPLL_SHIFT 0
114 #define OMAP3430_EN_MPU_DPLL_MASK (0x7 << 0)
117 #define OMAP3430_ST_MPU (1 << 0)
119 /* CM_IDLEST_PLL_MPU */
120 #define OMAP3430_ST_MPU_CLK_SHIFT 0
121 #define OMAP3430_ST_MPU_CLK_MASK (1 << 0)
123 /* CM_AUTOIDLE_PLL_MPU */
124 #define OMAP3430_AUTO_MPU_DPLL_SHIFT 0
125 #define OMAP3430_AUTO_MPU_DPLL_MASK (0x7 << 0)
127 /* CM_CLKSEL1_PLL_MPU */
128 #define OMAP3430_MPU_CLK_SRC_SHIFT 19
129 #define OMAP3430_MPU_CLK_SRC_MASK (0x3 << 19)
130 #define OMAP3430_MPU_DPLL_MULT_SHIFT 8
131 #define OMAP3430_MPU_DPLL_MULT_MASK (0x7ff << 8)
132 #define OMAP3430_MPU_DPLL_DIV_SHIFT 0
133 #define OMAP3430_MPU_DPLL_DIV_MASK (0x7f << 0)
135 /* CM_CLKSEL2_PLL_MPU */
136 #define OMAP3430_MPU_DPLL_CLKOUT_DIV_SHIFT 0
137 #define OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
139 /* CM_CLKSTCTRL_MPU */
140 #define OMAP3430_CLKTRCTRL_MPU_SHIFT 0
141 #define OMAP3430_CLKTRCTRL_MPU_MASK (0x3 << 0)
144 #define OMAP3430_CLKACTIVITY_MPU_SHIFT 0
145 #define OMAP3430_CLKACTIVITY_MPU_MASK (1 << 0)
147 /* CM_FCLKEN1_CORE specific bits */
149 /* CM_ICLKEN1_CORE specific bits */
150 #define OMAP3430_EN_ICR (1 << 29)
151 #define OMAP3430_EN_ICR_SHIFT 29
152 #define OMAP3430_EN_AES2 (1 << 28)
153 #define OMAP3430_EN_AES2_SHIFT 28
154 #define OMAP3430_EN_SHA12 (1 << 27)
155 #define OMAP3430_EN_SHA12_SHIFT 27
156 #define OMAP3430_EN_DES2 (1 << 26)
157 #define OMAP3430_EN_DES2_SHIFT 26
158 #define OMAP3430ES1_EN_FAC (1 << 8)
159 #define OMAP3430ES1_EN_FAC_SHIFT 8
160 #define OMAP3430_EN_MAILBOXES (1 << 7)
161 #define OMAP3430_EN_MAILBOXES_SHIFT 7
162 #define OMAP3430_EN_OMAPCTRL (1 << 6)
163 #define OMAP3430_EN_OMAPCTRL_SHIFT 6
164 #define OMAP3430_EN_SDRC (1 << 1)
165 #define OMAP3430_EN_SDRC_SHIFT 1
167 /* CM_ICLKEN2_CORE */
168 #define OMAP3430_EN_PKA (1 << 4)
169 #define OMAP3430_EN_PKA_SHIFT 4
170 #define OMAP3430_EN_AES1 (1 << 3)
171 #define OMAP3430_EN_AES1_SHIFT 3
172 #define OMAP3430_EN_RNG (1 << 2)
173 #define OMAP3430_EN_RNG_SHIFT 2
174 #define OMAP3430_EN_SHA11 (1 << 1)
175 #define OMAP3430_EN_SHA11_SHIFT 1
176 #define OMAP3430_EN_DES1 (1 << 0)
177 #define OMAP3430_EN_DES1_SHIFT 0
179 /* CM_FCLKEN3_CORE specific bits */
180 #define OMAP3430ES2_EN_TS_SHIFT 1
181 #define OMAP3430ES2_EN_TS_MASK (1 << 1)
182 #define OMAP3430ES2_EN_CPEFUSE_SHIFT 0
183 #define OMAP3430ES2_EN_CPEFUSE_MASK (1 << 0)
185 /* CM_IDLEST1_CORE specific bits */
186 #define OMAP3430_ST_ICR (1 << 29)
187 #define OMAP3430_ST_AES2 (1 << 28)
188 #define OMAP3430_ST_SHA12 (1 << 27)
189 #define OMAP3430_ST_DES2 (1 << 26)
190 #define OMAP3430_ST_MSPRO (1 << 23)
191 #define OMAP3430_ST_HDQ (1 << 22)
192 #define OMAP3430ES1_ST_FAC (1 << 8)
193 #define OMAP3430ES1_ST_MAILBOXES (1 << 7)
194 #define OMAP3430_ST_OMAPCTRL (1 << 6)
195 #define OMAP3430_ST_SDMA (1 << 2)
196 #define OMAP3430_ST_SDRC (1 << 1)
197 #define OMAP3430_ST_SSI (1 << 0)
199 /* CM_IDLEST2_CORE */
200 #define OMAP3430_ST_PKA (1 << 4)
201 #define OMAP3430_ST_AES1 (1 << 3)
202 #define OMAP3430_ST_RNG (1 << 2)
203 #define OMAP3430_ST_SHA11 (1 << 1)
204 #define OMAP3430_ST_DES1 (1 << 0)
206 /* CM_IDLEST3_CORE */
207 #define OMAP3430ES2_ST_USBTLL_SHIFT 2
208 #define OMAP3430ES2_ST_USBTLL_MASK (1 << 2)
210 /* CM_AUTOIDLE1_CORE */
211 #define OMAP3430ES2_AUTO_MMC3 (1 << 30)
212 #define OMAP3430ES2_AUTO_MMC3_SHIFT 30
213 #define OMAP3430ES2_AUTO_ICR (1 << 29)
214 #define OMAP3430ES2_AUTO_ICR_SHIFT 29
215 #define OMAP3430_AUTO_AES2 (1 << 28)
216 #define OMAP3430_AUTO_AES2_SHIFT 28
217 #define OMAP3430_AUTO_SHA12 (1 << 27)
218 #define OMAP3430_AUTO_SHA12_SHIFT 27
219 #define OMAP3430_AUTO_DES2 (1 << 26)
220 #define OMAP3430_AUTO_DES2_SHIFT 26
221 #define OMAP3430_AUTO_MMC2 (1 << 25)
222 #define OMAP3430_AUTO_MMC2_SHIFT 25
223 #define OMAP3430_AUTO_MMC1 (1 << 24)
224 #define OMAP3430_AUTO_MMC1_SHIFT 24
225 #define OMAP3430_AUTO_MSPRO (1 << 23)
226 #define OMAP3430_AUTO_MSPRO_SHIFT 23
227 #define OMAP3430_AUTO_HDQ (1 << 22)
228 #define OMAP3430_AUTO_HDQ_SHIFT 22
229 #define OMAP3430_AUTO_MCSPI4 (1 << 21)
230 #define OMAP3430_AUTO_MCSPI4_SHIFT 21
231 #define OMAP3430_AUTO_MCSPI3 (1 << 20)
232 #define OMAP3430_AUTO_MCSPI3_SHIFT 20
233 #define OMAP3430_AUTO_MCSPI2 (1 << 19)
234 #define OMAP3430_AUTO_MCSPI2_SHIFT 19
235 #define OMAP3430_AUTO_MCSPI1 (1 << 18)
236 #define OMAP3430_AUTO_MCSPI1_SHIFT 18
237 #define OMAP3430_AUTO_I2C3 (1 << 17)
238 #define OMAP3430_AUTO_I2C3_SHIFT 17
239 #define OMAP3430_AUTO_I2C2 (1 << 16)
240 #define OMAP3430_AUTO_I2C2_SHIFT 16
241 #define OMAP3430_AUTO_I2C1 (1 << 15)
242 #define OMAP3430_AUTO_I2C1_SHIFT 15
243 #define OMAP3430_AUTO_UART2 (1 << 14)
244 #define OMAP3430_AUTO_UART2_SHIFT 14
245 #define OMAP3430_AUTO_UART1 (1 << 13)
246 #define OMAP3430_AUTO_UART1_SHIFT 13
247 #define OMAP3430_AUTO_GPT11 (1 << 12)
248 #define OMAP3430_AUTO_GPT11_SHIFT 12
249 #define OMAP3430_AUTO_GPT10 (1 << 11)
250 #define OMAP3430_AUTO_GPT10_SHIFT 11
251 #define OMAP3430_AUTO_MCBSP5 (1 << 10)
252 #define OMAP3430_AUTO_MCBSP5_SHIFT 10
253 #define OMAP3430_AUTO_MCBSP1 (1 << 9)
254 #define OMAP3430_AUTO_MCBSP1_SHIFT 9
255 #define OMAP3430ES1_AUTO_FAC (1 << 8)
256 #define OMAP3430ES1_AUTO_FAC_SHIFT 8
257 #define OMAP3430_AUTO_MAILBOXES (1 << 7)
258 #define OMAP3430_AUTO_MAILBOXES_SHIFT 7
259 #define OMAP3430_AUTO_OMAPCTRL (1 << 6)
260 #define OMAP3430_AUTO_OMAPCTRL_SHIFT 6
261 #define OMAP3430ES1_AUTO_FSHOSTUSB (1 << 5)
262 #define OMAP3430ES1_AUTO_FSHOSTUSB_SHIFT 5
263 #define OMAP3430_AUTO_HSOTGUSB (1 << 4)
264 #define OMAP3430_AUTO_HSOTGUSB_SHIFT 4
265 #define OMAP3430ES1_AUTO_D2D (1 << 3)
266 #define OMAP3430ES1_AUTO_D2D_SHIFT 3
267 #define OMAP3430_AUTO_SSI (1 << 0)
268 #define OMAP3430_AUTO_SSI_SHIFT 0
270 /* CM_AUTOIDLE2_CORE */
271 #define OMAP3430_AUTO_PKA (1 << 4)
272 #define OMAP3430_AUTO_PKA_SHIFT 4
273 #define OMAP3430_AUTO_AES1 (1 << 3)
274 #define OMAP3430_AUTO_AES1_SHIFT 3
275 #define OMAP3430_AUTO_RNG (1 << 2)
276 #define OMAP3430_AUTO_RNG_SHIFT 2
277 #define OMAP3430_AUTO_SHA11 (1 << 1)
278 #define OMAP3430_AUTO_SHA11_SHIFT 1
279 #define OMAP3430_AUTO_DES1 (1 << 0)
280 #define OMAP3430_AUTO_DES1_SHIFT 0
282 /* CM_AUTOIDLE3_CORE */
283 #define OMAP3430ES2_AUTO_USBHOST (1 << 0)
284 #define OMAP3430ES2_AUTO_USBHOST_SHIFT 0
285 #define OMAP3430ES2_AUTO_USBTLL (1 << 2)
286 #define OMAP3430ES2_AUTO_USBTLL_SHIFT 2
287 #define OMAP3430ES2_AUTO_USBTLL_MASK (1 << 2)
290 #define OMAP3430_CLKSEL_SSI_SHIFT 8
291 #define OMAP3430_CLKSEL_SSI_MASK (0xf << 8)
292 #define OMAP3430_CLKSEL_GPT11_MASK (1 << 7)
293 #define OMAP3430_CLKSEL_GPT11_SHIFT 7
294 #define OMAP3430_CLKSEL_GPT10_MASK (1 << 6)
295 #define OMAP3430_CLKSEL_GPT10_SHIFT 6
296 #define OMAP3430ES1_CLKSEL_FSHOSTUSB_SHIFT 4
297 #define OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK (0x3 << 4)
298 #define OMAP3430_CLKSEL_L4_SHIFT 2
299 #define OMAP3430_CLKSEL_L4_MASK (0x3 << 2)
300 #define OMAP3430_CLKSEL_L3_SHIFT 0
301 #define OMAP3430_CLKSEL_L3_MASK (0x3 << 0)
303 /* CM_CLKSTCTRL_CORE */
304 #define OMAP3430ES1_CLKTRCTRL_D2D_SHIFT 4
305 #define OMAP3430ES1_CLKTRCTRL_D2D_MASK (0x3 << 4)
306 #define OMAP3430_CLKTRCTRL_L4_SHIFT 2
307 #define OMAP3430_CLKTRCTRL_L4_MASK (0x3 << 2)
308 #define OMAP3430_CLKTRCTRL_L3_SHIFT 0
309 #define OMAP3430_CLKTRCTRL_L3_MASK (0x3 << 0)
311 /* CM_CLKSTST_CORE */
312 #define OMAP3430ES1_CLKACTIVITY_D2D_SHIFT 2
313 #define OMAP3430ES1_CLKACTIVITY_D2D_MASK (1 << 2)
314 #define OMAP3430_CLKACTIVITY_L4_SHIFT 1
315 #define OMAP3430_CLKACTIVITY_L4_MASK (1 << 1)
316 #define OMAP3430_CLKACTIVITY_L3_SHIFT 0
317 #define OMAP3430_CLKACTIVITY_L3_MASK (1 << 0)
320 #define OMAP3430ES1_EN_3D (1 << 2)
321 #define OMAP3430ES1_EN_3D_SHIFT 2
322 #define OMAP3430ES1_EN_2D (1 << 1)
323 #define OMAP3430ES1_EN_2D_SHIFT 1
325 /* CM_ICLKEN_GFX specific bits */
327 /* CM_IDLEST_GFX specific bits */
329 /* CM_CLKSEL_GFX specific bits */
331 /* CM_SLEEPDEP_GFX specific bits */
333 /* CM_CLKSTCTRL_GFX */
334 #define OMAP3430ES1_CLKTRCTRL_GFX_SHIFT 0
335 #define OMAP3430ES1_CLKTRCTRL_GFX_MASK (0x3 << 0)
338 #define OMAP3430ES1_CLKACTIVITY_GFX_SHIFT 0
339 #define OMAP3430ES1_CLKACTIVITY_GFX_MASK (1 << 0)
342 #define OMAP3430ES2_EN_SGX_SHIFT 1
343 #define OMAP3430ES2_EN_SGX_MASK (1 << 1)
346 #define OMAP3430ES2_CLKSEL_SGX_SHIFT 0
347 #define OMAP3430ES2_CLKSEL_SGX_MASK (0x7 << 0)
349 /* CM_CLKSTCTRL_SGX */
350 #define OMAP3430ES2_CLKTRCTRL_SGX_SHIFT 0
351 #define OMAP3430ES2_CLKTRCTRL_SGX_MASK (0x3 << 0)
354 #define OMAP3430ES2_CLKACTIVITY_SGX_SHIFT 0
355 #define OMAP3430ES2_CLKACTIVITY_SGX_MASK (1 << 0)
357 /* CM_FCLKEN_WKUP specific bits */
358 #define OMAP3430ES2_EN_USIMOCP_SHIFT 9
360 /* CM_ICLKEN_WKUP specific bits */
361 #define OMAP3430_EN_WDT1 (1 << 4)
362 #define OMAP3430_EN_WDT1_SHIFT 4
363 #define OMAP3430_EN_32KSYNC (1 << 2)
364 #define OMAP3430_EN_32KSYNC_SHIFT 2
366 /* CM_IDLEST_WKUP specific bits */
367 #define OMAP3430_ST_WDT2 (1 << 5)
368 #define OMAP3430_ST_WDT1 (1 << 4)
369 #define OMAP3430_ST_32KSYNC (1 << 2)
371 /* CM_AUTOIDLE_WKUP */
372 #define OMAP3430_AUTO_WDT2 (1 << 5)
373 #define OMAP3430_AUTO_WDT2_SHIFT 5
374 #define OMAP3430_AUTO_WDT1 (1 << 4)
375 #define OMAP3430_AUTO_WDT1_SHIFT 4
376 #define OMAP3430_AUTO_GPIO1 (1 << 3)
377 #define OMAP3430_AUTO_GPIO1_SHIFT 3
378 #define OMAP3430_AUTO_32KSYNC (1 << 2)
379 #define OMAP3430_AUTO_32KSYNC_SHIFT 2
380 #define OMAP3430_AUTO_GPT12 (1 << 1)
381 #define OMAP3430_AUTO_GPT12_SHIFT 1
382 #define OMAP3430_AUTO_GPT1 (1 << 0)
383 #define OMAP3430_AUTO_GPT1_SHIFT 0
386 #define OMAP3430ES2_CLKSEL_USIMOCP_MASK (0xf << 3)
387 #define OMAP3430_CLKSEL_RM_SHIFT 1
388 #define OMAP3430_CLKSEL_RM_MASK (0x3 << 1)
389 #define OMAP3430_CLKSEL_GPT1_SHIFT 0
390 #define OMAP3430_CLKSEL_GPT1_MASK (1 << 0)
393 #define OMAP3430_PWRDN_EMU_PERIPH_SHIFT 31
394 #define OMAP3430_PWRDN_CAM_SHIFT 30
395 #define OMAP3430_PWRDN_DSS1_SHIFT 29
396 #define OMAP3430_PWRDN_TV_SHIFT 28
397 #define OMAP3430_PWRDN_96M_SHIFT 27
398 #define OMAP3430_PERIPH_DPLL_RAMPTIME_SHIFT 24
399 #define OMAP3430_PERIPH_DPLL_RAMPTIME_MASK (0x3 << 24)
400 #define OMAP3430_PERIPH_DPLL_FREQSEL_SHIFT 20
401 #define OMAP3430_PERIPH_DPLL_FREQSEL_MASK (0xf << 20)
402 #define OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT 19
403 #define OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_MASK (1 << 19)
404 #define OMAP3430_EN_PERIPH_DPLL_SHIFT 16
405 #define OMAP3430_EN_PERIPH_DPLL_MASK (0x7 << 16)
406 #define OMAP3430_PWRDN_EMU_CORE_SHIFT 12
407 #define OMAP3430_CORE_DPLL_RAMPTIME_SHIFT 8
408 #define OMAP3430_CORE_DPLL_RAMPTIME_MASK (0x3 << 8)
409 #define OMAP3430_CORE_DPLL_FREQSEL_SHIFT 4
410 #define OMAP3430_CORE_DPLL_FREQSEL_MASK (0xf << 4)
411 #define OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT 3
412 #define OMAP3430_EN_CORE_DPLL_DRIFTGUARD_MASK (1 << 3)
413 #define OMAP3430_EN_CORE_DPLL_SHIFT 0
414 #define OMAP3430_EN_CORE_DPLL_MASK (0x7 << 0)
417 #define OMAP3430ES2_EN_PERIPH2_DPLL_LPMODE_SHIFT 10
418 #define OMAP3430ES2_PERIPH2_DPLL_RAMPTIME_MASK (0x3 << 8)
419 #define OMAP3430ES2_PERIPH2_DPLL_FREQSEL_SHIFT 4
420 #define OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK (0xf << 4)
421 #define OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT 3
422 #define OMAP3430ES2_EN_PERIPH2_DPLL_SHIFT 0
423 #define OMAP3430ES2_EN_PERIPH2_DPLL_MASK (0x7 << 0)
425 /* CM_IDLEST_CKGEN */
426 #define OMAP3430_ST_54M_CLK (1 << 5)
427 #define OMAP3430_ST_12M_CLK (1 << 4)
428 #define OMAP3430_ST_48M_CLK (1 << 3)
429 #define OMAP3430_ST_96M_CLK (1 << 2)
430 #define OMAP3430_ST_PERIPH_CLK_SHIFT 1
431 #define OMAP3430_ST_PERIPH_CLK_MASK (1 << 1)
432 #define OMAP3430_ST_CORE_CLK_SHIFT 0
433 #define OMAP3430_ST_CORE_CLK_MASK (1 << 0)
435 /* CM_IDLEST2_CKGEN */
436 #define OMAP3430ES2_ST_120M_CLK_SHIFT 1
437 #define OMAP3430ES2_ST_120M_CLK_MASK (1 << 1)
438 #define OMAP3430ES2_ST_PERIPH2_CLK_SHIFT 0
439 #define OMAP3430ES2_ST_PERIPH2_CLK_MASK (1 << 0)
441 /* CM_AUTOIDLE_PLL */
442 #define OMAP3430_AUTO_PERIPH_DPLL_SHIFT 3
443 #define OMAP3430_AUTO_PERIPH_DPLL_MASK (0x7 << 3)
444 #define OMAP3430_AUTO_CORE_DPLL_SHIFT 0
445 #define OMAP3430_AUTO_CORE_DPLL_MASK (0x7 << 0)
447 /* CM_AUTOIDLE2_PLL */
448 #define OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT 0
449 #define OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK (0x7 << 0)
452 /* Note that OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK was (0x3 << 27) on 3430ES1 */
453 #define OMAP3430_CORE_DPLL_CLKOUT_DIV_SHIFT 27
454 #define OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK (0x1f << 27)
455 #define OMAP3430_CORE_DPLL_MULT_SHIFT 16
456 #define OMAP3430_CORE_DPLL_MULT_MASK (0x7ff << 16)
457 #define OMAP3430_CORE_DPLL_DIV_SHIFT 8
458 #define OMAP3430_CORE_DPLL_DIV_MASK (0x7f << 8)
459 #define OMAP3430_SOURCE_54M (1 << 5)
460 #define OMAP3430_SOURCE_48M (1 << 3)
463 #define OMAP3430_PERIPH_DPLL_MULT_SHIFT 8
464 #define OMAP3430_PERIPH_DPLL_MULT_MASK (0x7ff << 8)
465 #define OMAP3430_PERIPH_DPLL_DIV_SHIFT 0
466 #define OMAP3430_PERIPH_DPLL_DIV_MASK (0x7f << 0)
469 #define OMAP3430_DIV_96M_SHIFT 0
470 #define OMAP3430_DIV_96M_MASK (0x1f << 0)
473 #define OMAP3430ES2_PERIPH2_DPLL_MULT_SHIFT 8
474 #define OMAP3430ES2_PERIPH2_DPLL_MULT_MASK (0x7ff << 8)
475 #define OMAP3430ES2_PERIPH2_DPLL_DIV_SHIFT 0
476 #define OMAP3430ES2_PERIPH2_DPLL_DIV_MASK (0x7f << 0)
479 #define OMAP3430ES2_DIV_120M_SHIFT 0
480 #define OMAP3430ES2_DIV_120M_MASK (0x1f << 0)
483 #define OMAP3430_CLKOUT2_EN_SHIFT 7
484 #define OMAP3430_CLKOUT2_EN (1 << 7)
485 #define OMAP3430_CLKOUT2_DIV_SHIFT 3
486 #define OMAP3430_CLKOUT2_DIV_MASK (0x7 << 3)
487 #define OMAP3430_CLKOUT2SOURCE_SHIFT 0
488 #define OMAP3430_CLKOUT2SOURCE_MASK (0x3 << 0)
491 #define OMAP3430_EN_TV (1 << 2)
492 #define OMAP3430_EN_TV_SHIFT 2
493 #define OMAP3430_EN_DSS2 (1 << 1)
494 #define OMAP3430_EN_DSS2_SHIFT 1
495 #define OMAP3430_EN_DSS1 (1 << 0)
496 #define OMAP3430_EN_DSS1_SHIFT 0
499 #define OMAP3430_CM_ICLKEN_DSS_EN_DSS (1 << 0)
500 #define OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT 0
503 #define OMAP3430_ST_DSS (1 << 0)
505 /* CM_AUTOIDLE_DSS */
506 #define OMAP3430_AUTO_DSS (1 << 0)
507 #define OMAP3430_AUTO_DSS_SHIFT 0
510 #define OMAP3430_CLKSEL_TV_SHIFT 8
511 #define OMAP3430_CLKSEL_TV_MASK (0x1f << 8)
512 #define OMAP3430_CLKSEL_DSS1_SHIFT 0
513 #define OMAP3430_CLKSEL_DSS1_MASK (0x1f << 0)
515 /* CM_SLEEPDEP_DSS specific bits */
517 /* CM_CLKSTCTRL_DSS */
518 #define OMAP3430_CLKTRCTRL_DSS_SHIFT 0
519 #define OMAP3430_CLKTRCTRL_DSS_MASK (0x3 << 0)
522 #define OMAP3430_CLKACTIVITY_DSS_SHIFT 0
523 #define OMAP3430_CLKACTIVITY_DSS_MASK (1 << 0)
525 /* CM_FCLKEN_CAM specific bits */
527 /* CM_ICLKEN_CAM specific bits */
530 #define OMAP3430_ST_CAM (1 << 0)
532 /* CM_AUTOIDLE_CAM */
533 #define OMAP3430_AUTO_CAM (1 << 0)
534 #define OMAP3430_AUTO_CAM_SHIFT 0
537 #define OMAP3430_CLKSEL_CAM_SHIFT 0
538 #define OMAP3430_CLKSEL_CAM_MASK (0x1f << 0)
540 /* CM_SLEEPDEP_CAM specific bits */
542 /* CM_CLKSTCTRL_CAM */
543 #define OMAP3430_CLKTRCTRL_CAM_SHIFT 0
544 #define OMAP3430_CLKTRCTRL_CAM_MASK (0x3 << 0)
547 #define OMAP3430_CLKACTIVITY_CAM_SHIFT 0
548 #define OMAP3430_CLKACTIVITY_CAM_MASK (1 << 0)
550 /* CM_FCLKEN_PER specific bits */
552 /* CM_ICLKEN_PER specific bits */
555 #define OMAP3430_ST_WDT3 (1 << 12)
556 #define OMAP3430_ST_MCBSP4 (1 << 2)
557 #define OMAP3430_ST_MCBSP3 (1 << 1)
558 #define OMAP3430_ST_MCBSP2 (1 << 0)
560 /* CM_AUTOIDLE_PER */
561 #define OMAP3430_AUTO_GPIO6 (1 << 17)
562 #define OMAP3430_AUTO_GPIO6_SHIFT 17
563 #define OMAP3430_AUTO_GPIO5 (1 << 16)
564 #define OMAP3430_AUTO_GPIO5_SHIFT 16
565 #define OMAP3430_AUTO_GPIO4 (1 << 15)
566 #define OMAP3430_AUTO_GPIO4_SHIFT 15
567 #define OMAP3430_AUTO_GPIO3 (1 << 14)
568 #define OMAP3430_AUTO_GPIO3_SHIFT 14
569 #define OMAP3430_AUTO_GPIO2 (1 << 13)
570 #define OMAP3430_AUTO_GPIO2_SHIFT 13
571 #define OMAP3430_AUTO_WDT3 (1 << 12)
572 #define OMAP3430_AUTO_WDT3_SHIFT 12
573 #define OMAP3430_AUTO_UART3 (1 << 11)
574 #define OMAP3430_AUTO_UART3_SHIFT 11
575 #define OMAP3430_AUTO_GPT9 (1 << 10)
576 #define OMAP3430_AUTO_GPT9_SHIFT 10
577 #define OMAP3430_AUTO_GPT8 (1 << 9)
578 #define OMAP3430_AUTO_GPT8_SHIFT 9
579 #define OMAP3430_AUTO_GPT7 (1 << 8)
580 #define OMAP3430_AUTO_GPT7_SHIFT 8
581 #define OMAP3430_AUTO_GPT6 (1 << 7)
582 #define OMAP3430_AUTO_GPT6_SHIFT 7
583 #define OMAP3430_AUTO_GPT5 (1 << 6)
584 #define OMAP3430_AUTO_GPT5_SHIFT 6
585 #define OMAP3430_AUTO_GPT4 (1 << 5)
586 #define OMAP3430_AUTO_GPT4_SHIFT 5
587 #define OMAP3430_AUTO_GPT3 (1 << 4)
588 #define OMAP3430_AUTO_GPT3_SHIFT 4
589 #define OMAP3430_AUTO_GPT2 (1 << 3)
590 #define OMAP3430_AUTO_GPT2_SHIFT 3
591 #define OMAP3430_AUTO_MCBSP4 (1 << 2)
592 #define OMAP3430_AUTO_MCBSP4_SHIFT 2
593 #define OMAP3430_AUTO_MCBSP3 (1 << 1)
594 #define OMAP3430_AUTO_MCBSP3_SHIFT 1
595 #define OMAP3430_AUTO_MCBSP2 (1 << 0)
596 #define OMAP3430_AUTO_MCBSP2_SHIFT 0
599 #define OMAP3430_CLKSEL_GPT9_MASK (1 << 7)
600 #define OMAP3430_CLKSEL_GPT9_SHIFT 7
601 #define OMAP3430_CLKSEL_GPT8_MASK (1 << 6)
602 #define OMAP3430_CLKSEL_GPT8_SHIFT 6
603 #define OMAP3430_CLKSEL_GPT7_MASK (1 << 5)
604 #define OMAP3430_CLKSEL_GPT7_SHIFT 5
605 #define OMAP3430_CLKSEL_GPT6_MASK (1 << 4)
606 #define OMAP3430_CLKSEL_GPT6_SHIFT 4
607 #define OMAP3430_CLKSEL_GPT5_MASK (1 << 3)
608 #define OMAP3430_CLKSEL_GPT5_SHIFT 3
609 #define OMAP3430_CLKSEL_GPT4_MASK (1 << 2)
610 #define OMAP3430_CLKSEL_GPT4_SHIFT 2
611 #define OMAP3430_CLKSEL_GPT3_MASK (1 << 1)
612 #define OMAP3430_CLKSEL_GPT3_SHIFT 1
613 #define OMAP3430_CLKSEL_GPT2_MASK (1 << 0)
614 #define OMAP3430_CLKSEL_GPT2_SHIFT 0
616 /* CM_SLEEPDEP_PER specific bits */
617 #define OMAP3430_CM_SLEEPDEP_PER_EN_IVA2 (1 << 2)
619 /* CM_CLKSTCTRL_PER */
620 #define OMAP3430_CLKTRCTRL_PER_SHIFT 0
621 #define OMAP3430_CLKTRCTRL_PER_MASK (0x3 << 0)
624 #define OMAP3430_CLKACTIVITY_PER_SHIFT 0
625 #define OMAP3430_CLKACTIVITY_PER_MASK (1 << 0)
628 #define OMAP3430_DIV_DPLL4_SHIFT 24
629 #define OMAP3430_DIV_DPLL4_MASK (0x1f << 24)
630 #define OMAP3430_DIV_DPLL3_SHIFT 16
631 #define OMAP3430_DIV_DPLL3_MASK (0x1f << 16)
632 #define OMAP3430_CLKSEL_TRACECLK_SHIFT 11
633 #define OMAP3430_CLKSEL_TRACECLK_MASK (0x7 << 11)
634 #define OMAP3430_CLKSEL_PCLK_SHIFT 8
635 #define OMAP3430_CLKSEL_PCLK_MASK (0x7 << 8)
636 #define OMAP3430_CLKSEL_PCLKX2_SHIFT 6
637 #define OMAP3430_CLKSEL_PCLKX2_MASK (0x3 << 6)
638 #define OMAP3430_CLKSEL_ATCLK_SHIFT 4
639 #define OMAP3430_CLKSEL_ATCLK_MASK (0x3 << 4)
640 #define OMAP3430_TRACE_MUX_CTRL_SHIFT 2
641 #define OMAP3430_TRACE_MUX_CTRL_MASK (0x3 << 2)
642 #define OMAP3430_MUX_CTRL_SHIFT 0
643 #define OMAP3430_MUX_CTRL_MASK (0x3 << 0)
645 /* CM_CLKSTCTRL_EMU */
646 #define OMAP3430_CLKTRCTRL_EMU_SHIFT 0
647 #define OMAP3430_CLKTRCTRL_EMU_MASK (0x3 << 0)
650 #define OMAP3430_CLKACTIVITY_EMU_SHIFT 0
651 #define OMAP3430_CLKACTIVITY_EMU_MASK (1 << 0)
653 /* CM_CLKSEL2_EMU specific bits */
654 #define OMAP3430_CORE_DPLL_EMU_MULT_SHIFT 8
655 #define OMAP3430_CORE_DPLL_EMU_MULT_MASK (0x7ff << 8)
656 #define OMAP3430_CORE_DPLL_EMU_DIV_SHIFT 0
657 #define OMAP3430_CORE_DPLL_EMU_DIV_MASK (0x7f << 0)
659 /* CM_CLKSEL3_EMU specific bits */
660 #define OMAP3430_PERIPH_DPLL_EMU_MULT_SHIFT 8
661 #define OMAP3430_PERIPH_DPLL_EMU_MULT_MASK (0x7ff << 8)
662 #define OMAP3430_PERIPH_DPLL_EMU_DIV_SHIFT 0
663 #define OMAP3430_PERIPH_DPLL_EMU_DIV_MASK (0x7f << 0)
666 #define OMAP3430_CLKOUT2_POL (1 << 0)
669 #define OMAP3430_ST_NEON (1 << 0)
671 /* CM_CLKSTCTRL_NEON */
672 #define OMAP3430_CLKTRCTRL_NEON_SHIFT 0
673 #define OMAP3430_CLKTRCTRL_NEON_MASK (0x3 << 0)
675 /* CM_FCLKEN_USBHOST */
676 #define OMAP3430ES2_EN_USBHOST2_SHIFT 1
677 #define OMAP3430ES2_EN_USBHOST2_MASK (1 << 1)
678 #define OMAP3430ES2_EN_USBHOST1_SHIFT 0
679 #define OMAP3430ES2_EN_USBHOST1_MASK (1 << 0)
681 /* CM_ICLKEN_USBHOST */
682 #define OMAP3430ES2_EN_USBHOST_SHIFT 0
683 #define OMAP3430ES2_EN_USBHOST_MASK (1 << 0)
685 /* CM_IDLEST_USBHOST */
687 /* CM_AUTOIDLE_USBHOST */
688 #define OMAP3430ES2_AUTO_USBHOST_SHIFT 0
689 #define OMAP3430ES2_AUTO_USBHOST_MASK (1 << 0)
691 /* CM_SLEEPDEP_USBHOST */
692 #define OMAP3430ES2_EN_MPU_SHIFT 1
693 #define OMAP3430ES2_EN_MPU_MASK (1 << 1)
694 #define OMAP3430ES2_EN_IVA2_SHIFT 2
695 #define OMAP3430ES2_EN_IVA2_MASK (1 << 2)
697 /* CM_CLKSTCTRL_USBHOST */
698 #define OMAP3430ES2_CLKTRCTRL_USBHOST_SHIFT 0
699 #define OMAP3430ES2_CLKTRCTRL_USBHOST_MASK (3 << 0)
701 /* CM_CLKSTST_USBHOST */
702 #define OMAP3430ES2_CLKACTIVITY_USBHOST_SHIFT 0
703 #define OMAP3430ES2_CLKACTIVITY_USBHOST_MASK (1 << 0)