2 * Port for PPC64 David Engebretsen, IBM Corp.
3 * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
5 * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
6 * Rework, based on alpha PCI code.
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * as published by the Free Software Foundation; either version
11 * 2 of the License, or (at your option) any later version.
16 #include <linux/kernel.h>
17 #include <linux/pci.h>
18 #include <linux/string.h>
19 #include <linux/init.h>
20 #include <linux/bootmem.h>
22 #include <linux/list.h>
23 #include <linux/syscalls.h>
24 #include <linux/irq.h>
25 #include <linux/vmalloc.h>
27 #include <asm/processor.h>
30 #include <asm/pci-bridge.h>
31 #include <asm/byteorder.h>
32 #include <asm/machdep.h>
33 #include <asm/ppc-pci.h>
35 unsigned long pci_probe_only
= 1;
37 /* pci_io_base -- the base address from which io bars are offsets.
38 * This is the lowest I/O base address (so bar values are always positive),
39 * and it *must* be the start of ISA space if an ISA bus exists because
40 * ISA drivers use hard coded offsets. If no ISA bus exists nothing
41 * is mapped on the first 64K of IO space
43 unsigned long pci_io_base
= ISA_IO_BASE
;
44 EXPORT_SYMBOL(pci_io_base
);
46 static int __init
pcibios_init(void)
48 struct pci_controller
*hose
, *tmp
;
50 printk(KERN_INFO
"PCI: Probing PCI hardware\n");
52 /* For now, override phys_mem_access_prot. If we need it,g
53 * later, we may move that initialization to each ppc_md
55 ppc_md
.phys_mem_access_prot
= pci_phys_mem_access_prot
;
58 ppc_pci_flags
|= PPC_PCI_PROBE_ONLY
;
60 /* On ppc64, we always enable PCI domains and we keep domain 0
61 * backward compatible in /proc for video cards
63 ppc_pci_flags
|= PPC_PCI_ENABLE_PROC_DOMAINS
| PPC_PCI_COMPAT_DOMAIN_0
;
65 /* Scan all of the recorded PCI controllers. */
66 list_for_each_entry_safe(hose
, tmp
, &hose_list
, list_node
) {
67 pcibios_scan_phb(hose
, hose
->dn
);
68 pci_bus_add_devices(hose
->bus
);
71 /* Call common code to handle resource allocation */
72 pcibios_resource_survey();
74 printk(KERN_DEBUG
"PCI: Probing PCI hardware done\n");
79 subsys_initcall(pcibios_init
);
83 int pcibios_unmap_io_space(struct pci_bus
*bus
)
85 struct pci_controller
*hose
;
89 /* If this is not a PHB, we only flush the hash table over
90 * the area mapped by this bridge. We don't play with the PTE
91 * mappings since we might have to deal with sub-page alignemnts
92 * so flushing the hash table is the only sane way to make sure
93 * that no hash entries are covering that removed bridge area
94 * while still allowing other busses overlapping those pages
96 * Note: If we ever support P2P hotplug on Book3E, we'll have
97 * to do an appropriate TLB flush here too
100 struct resource
*res
= bus
->resource
[0];
102 pr_debug("IO unmapping for PCI-PCI bridge %s\n",
103 pci_name(bus
->self
));
105 #ifdef CONFIG_PPC_STD_MMU_64
106 __flush_hash_table_range(&init_mm
, res
->start
+ _IO_BASE
,
107 res
->end
+ _IO_BASE
+ 1);
112 /* Get the host bridge */
113 hose
= pci_bus_to_host(bus
);
115 /* Check if we have IOs allocated */
116 if (hose
->io_base_alloc
== 0)
119 pr_debug("IO unmapping for PHB %s\n", hose
->dn
->full_name
);
120 pr_debug(" alloc=0x%p\n", hose
->io_base_alloc
);
122 /* This is a PHB, we fully unmap the IO area */
123 vunmap(hose
->io_base_alloc
);
127 EXPORT_SYMBOL_GPL(pcibios_unmap_io_space
);
129 #endif /* CONFIG_HOTPLUG */
131 int __devinit
pcibios_map_io_space(struct pci_bus
*bus
)
133 struct vm_struct
*area
;
134 unsigned long phys_page
;
135 unsigned long size_page
;
136 unsigned long io_virt_offset
;
137 struct pci_controller
*hose
;
139 WARN_ON(bus
== NULL
);
141 /* If this not a PHB, nothing to do, page tables still exist and
142 * thus HPTEs will be faulted in when needed
145 pr_debug("IO mapping for PCI-PCI bridge %s\n",
146 pci_name(bus
->self
));
147 pr_debug(" virt=0x%016llx...0x%016llx\n",
148 bus
->resource
[0]->start
+ _IO_BASE
,
149 bus
->resource
[0]->end
+ _IO_BASE
);
153 /* Get the host bridge */
154 hose
= pci_bus_to_host(bus
);
155 phys_page
= _ALIGN_DOWN(hose
->io_base_phys
, PAGE_SIZE
);
156 size_page
= _ALIGN_UP(hose
->pci_io_size
, PAGE_SIZE
);
158 /* Make sure IO area address is clear */
159 hose
->io_base_alloc
= NULL
;
161 /* If there's no IO to map on that bus, get away too */
162 if (hose
->pci_io_size
== 0 || hose
->io_base_phys
== 0)
165 /* Let's allocate some IO space for that guy. We don't pass
166 * VM_IOREMAP because we don't care about alignment tricks that
167 * the core does in that case. Maybe we should due to stupid card
168 * with incomplete address decoding but I'd rather not deal with
169 * those outside of the reserved 64K legacy region.
171 area
= __get_vm_area(size_page
, 0, PHB_IO_BASE
, PHB_IO_END
);
174 hose
->io_base_alloc
= area
->addr
;
175 hose
->io_base_virt
= (void __iomem
*)(area
->addr
+
176 hose
->io_base_phys
- phys_page
);
178 pr_debug("IO mapping for PHB %s\n", hose
->dn
->full_name
);
179 pr_debug(" phys=0x%016llx, virt=0x%p (alloc=0x%p)\n",
180 hose
->io_base_phys
, hose
->io_base_virt
, hose
->io_base_alloc
);
181 pr_debug(" size=0x%016llx (alloc=0x%016lx)\n",
182 hose
->pci_io_size
, size_page
);
184 /* Establish the mapping */
185 if (__ioremap_at(phys_page
, area
->addr
, size_page
,
186 _PAGE_NO_CACHE
| _PAGE_GUARDED
) == NULL
)
189 /* Fixup hose IO resource */
190 io_virt_offset
= (unsigned long)hose
->io_base_virt
- _IO_BASE
;
191 hose
->io_resource
.start
+= io_virt_offset
;
192 hose
->io_resource
.end
+= io_virt_offset
;
194 pr_debug(" hose->io_resource=0x%016llx...0x%016llx\n",
195 hose
->io_resource
.start
, hose
->io_resource
.end
);
199 EXPORT_SYMBOL_GPL(pcibios_map_io_space
);
201 void __devinit
pcibios_setup_phb_io_space(struct pci_controller
*hose
)
203 pcibios_map_io_space(hose
->bus
);
206 #define IOBASE_BRIDGE_NUMBER 0
207 #define IOBASE_MEMORY 1
209 #define IOBASE_ISA_IO 3
210 #define IOBASE_ISA_MEM 4
212 long sys_pciconfig_iobase(long which
, unsigned long in_bus
,
213 unsigned long in_devfn
)
215 struct pci_controller
* hose
;
216 struct list_head
*ln
;
217 struct pci_bus
*bus
= NULL
;
218 struct device_node
*hose_node
;
220 /* Argh ! Please forgive me for that hack, but that's the
221 * simplest way to get existing XFree to not lockup on some
222 * G5 machines... So when something asks for bus 0 io base
223 * (bus 0 is HT root), we return the AGP one instead.
225 if (in_bus
== 0 && machine_is_compatible("MacRISC4")) {
226 struct device_node
*agp
;
228 agp
= of_find_compatible_node(NULL
, NULL
, "u3-agp");
234 /* That syscall isn't quite compatible with PCI domains, but it's
235 * used on pre-domains setup. We return the first match
238 for (ln
= pci_root_buses
.next
; ln
!= &pci_root_buses
; ln
= ln
->next
) {
240 if (in_bus
>= bus
->number
&& in_bus
<= bus
->subordinate
)
244 if (bus
== NULL
|| bus
->sysdata
== NULL
)
247 hose_node
= (struct device_node
*)bus
->sysdata
;
248 hose
= PCI_DN(hose_node
)->phb
;
251 case IOBASE_BRIDGE_NUMBER
:
252 return (long)hose
->first_busno
;
254 return (long)hose
->pci_mem_offset
;
256 return (long)hose
->io_base_phys
;
258 return (long)isa_io_base
;
267 int pcibus_to_node(struct pci_bus
*bus
)
269 struct pci_controller
*phb
= pci_bus_to_host(bus
);
272 EXPORT_SYMBOL(pcibus_to_node
);