2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
23 * Authors: Dave Airlie
27 #include "drm_crtc_helper.h"
28 #include "radeon_drm.h"
32 extern int atom_debug
;
35 radeon_get_encoder_id(struct drm_device
*dev
, uint32_t supported_device
, uint8_t dac
)
37 struct radeon_device
*rdev
= dev
->dev_private
;
40 switch (supported_device
) {
41 case ATOM_DEVICE_CRT1_SUPPORT
:
42 case ATOM_DEVICE_TV1_SUPPORT
:
43 case ATOM_DEVICE_TV2_SUPPORT
:
44 case ATOM_DEVICE_CRT2_SUPPORT
:
45 case ATOM_DEVICE_CV_SUPPORT
:
48 if ((rdev
->family
== CHIP_RS300
) ||
49 (rdev
->family
== CHIP_RS400
) ||
50 (rdev
->family
== CHIP_RS480
))
51 ret
= ENCODER_OBJECT_ID_INTERNAL_DAC2
;
52 else if (ASIC_IS_AVIVO(rdev
))
53 ret
= ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1
;
55 ret
= ENCODER_OBJECT_ID_INTERNAL_DAC1
;
58 if (ASIC_IS_AVIVO(rdev
))
59 ret
= ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2
;
61 /*if (rdev->family == CHIP_R200)
62 ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
64 ret
= ENCODER_OBJECT_ID_INTERNAL_DAC2
;
67 case 3: /* external dac */
68 if (ASIC_IS_AVIVO(rdev
))
69 ret
= ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1
;
71 ret
= ENCODER_OBJECT_ID_INTERNAL_DVO1
;
75 case ATOM_DEVICE_LCD1_SUPPORT
:
76 if (ASIC_IS_AVIVO(rdev
))
77 ret
= ENCODER_OBJECT_ID_INTERNAL_LVTM1
;
79 ret
= ENCODER_OBJECT_ID_INTERNAL_LVDS
;
81 case ATOM_DEVICE_DFP1_SUPPORT
:
82 if ((rdev
->family
== CHIP_RS300
) ||
83 (rdev
->family
== CHIP_RS400
) ||
84 (rdev
->family
== CHIP_RS480
))
85 ret
= ENCODER_OBJECT_ID_INTERNAL_DVO1
;
86 else if (ASIC_IS_AVIVO(rdev
))
87 ret
= ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1
;
89 ret
= ENCODER_OBJECT_ID_INTERNAL_TMDS1
;
91 case ATOM_DEVICE_LCD2_SUPPORT
:
92 case ATOM_DEVICE_DFP2_SUPPORT
:
93 if ((rdev
->family
== CHIP_RS600
) ||
94 (rdev
->family
== CHIP_RS690
) ||
95 (rdev
->family
== CHIP_RS740
))
96 ret
= ENCODER_OBJECT_ID_INTERNAL_DDI
;
97 else if (ASIC_IS_AVIVO(rdev
))
98 ret
= ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1
;
100 ret
= ENCODER_OBJECT_ID_INTERNAL_DVO1
;
102 case ATOM_DEVICE_DFP3_SUPPORT
:
103 ret
= ENCODER_OBJECT_ID_INTERNAL_LVTM1
;
111 radeon_link_encoder_connector(struct drm_device
*dev
)
113 struct drm_connector
*connector
;
114 struct radeon_connector
*radeon_connector
;
115 struct drm_encoder
*encoder
;
116 struct radeon_encoder
*radeon_encoder
;
118 /* walk the list and link encoders to connectors */
119 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, head
) {
120 radeon_connector
= to_radeon_connector(connector
);
121 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
, head
) {
122 radeon_encoder
= to_radeon_encoder(encoder
);
123 if (radeon_encoder
->devices
& radeon_connector
->devices
)
124 drm_mode_connector_attach_encoder(connector
, encoder
);
129 void radeon_encoder_set_active_device(struct drm_encoder
*encoder
)
131 struct drm_device
*dev
= encoder
->dev
;
132 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
133 struct drm_connector
*connector
;
135 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, head
) {
136 if (connector
->encoder
== encoder
) {
137 struct radeon_connector
*radeon_connector
= to_radeon_connector(connector
);
138 radeon_encoder
->active_device
= radeon_encoder
->devices
& radeon_connector
->devices
;
139 DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n",
140 radeon_encoder
->active_device
, radeon_encoder
->devices
,
141 radeon_connector
->devices
, encoder
->encoder_type
);
146 static struct drm_connector
*
147 radeon_get_connector_for_encoder(struct drm_encoder
*encoder
)
149 struct drm_device
*dev
= encoder
->dev
;
150 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
151 struct drm_connector
*connector
;
152 struct radeon_connector
*radeon_connector
;
154 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, head
) {
155 radeon_connector
= to_radeon_connector(connector
);
156 if (radeon_encoder
->devices
& radeon_connector
->devices
)
162 /* used for both atom and legacy */
163 void radeon_rmx_mode_fixup(struct drm_encoder
*encoder
,
164 struct drm_display_mode
*mode
,
165 struct drm_display_mode
*adjusted_mode
)
167 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
168 struct drm_device
*dev
= encoder
->dev
;
169 struct radeon_device
*rdev
= dev
->dev_private
;
170 struct radeon_native_mode
*native_mode
= &radeon_encoder
->native_mode
;
172 if (mode
->hdisplay
< native_mode
->panel_xres
||
173 mode
->vdisplay
< native_mode
->panel_yres
) {
174 if (ASIC_IS_AVIVO(rdev
)) {
175 adjusted_mode
->hdisplay
= native_mode
->panel_xres
;
176 adjusted_mode
->vdisplay
= native_mode
->panel_yres
;
177 adjusted_mode
->htotal
= native_mode
->panel_xres
+ native_mode
->hblank
;
178 adjusted_mode
->hsync_start
= native_mode
->panel_xres
+ native_mode
->hoverplus
;
179 adjusted_mode
->hsync_end
= adjusted_mode
->hsync_start
+ native_mode
->hsync_width
;
180 adjusted_mode
->vtotal
= native_mode
->panel_yres
+ native_mode
->vblank
;
181 adjusted_mode
->vsync_start
= native_mode
->panel_yres
+ native_mode
->voverplus
;
182 adjusted_mode
->vsync_end
= adjusted_mode
->vsync_start
+ native_mode
->vsync_width
;
183 /* update crtc values */
184 drm_mode_set_crtcinfo(adjusted_mode
, CRTC_INTERLACE_HALVE_V
);
185 /* adjust crtc values */
186 adjusted_mode
->crtc_hdisplay
= native_mode
->panel_xres
;
187 adjusted_mode
->crtc_vdisplay
= native_mode
->panel_yres
;
188 adjusted_mode
->crtc_htotal
= adjusted_mode
->crtc_hdisplay
+ native_mode
->hblank
;
189 adjusted_mode
->crtc_hsync_start
= adjusted_mode
->crtc_hdisplay
+ native_mode
->hoverplus
;
190 adjusted_mode
->crtc_hsync_end
= adjusted_mode
->crtc_hsync_start
+ native_mode
->hsync_width
;
191 adjusted_mode
->crtc_vtotal
= adjusted_mode
->crtc_vdisplay
+ native_mode
->vblank
;
192 adjusted_mode
->crtc_vsync_start
= adjusted_mode
->crtc_vdisplay
+ native_mode
->voverplus
;
193 adjusted_mode
->crtc_vsync_end
= adjusted_mode
->crtc_vsync_start
+ native_mode
->vsync_width
;
195 adjusted_mode
->htotal
= native_mode
->panel_xres
+ native_mode
->hblank
;
196 adjusted_mode
->hsync_start
= native_mode
->panel_xres
+ native_mode
->hoverplus
;
197 adjusted_mode
->hsync_end
= adjusted_mode
->hsync_start
+ native_mode
->hsync_width
;
198 adjusted_mode
->vtotal
= native_mode
->panel_yres
+ native_mode
->vblank
;
199 adjusted_mode
->vsync_start
= native_mode
->panel_yres
+ native_mode
->voverplus
;
200 adjusted_mode
->vsync_end
= adjusted_mode
->vsync_start
+ native_mode
->vsync_width
;
201 /* update crtc values */
202 drm_mode_set_crtcinfo(adjusted_mode
, CRTC_INTERLACE_HALVE_V
);
203 /* adjust crtc values */
204 adjusted_mode
->crtc_htotal
= adjusted_mode
->crtc_hdisplay
+ native_mode
->hblank
;
205 adjusted_mode
->crtc_hsync_start
= adjusted_mode
->crtc_hdisplay
+ native_mode
->hoverplus
;
206 adjusted_mode
->crtc_hsync_end
= adjusted_mode
->crtc_hsync_start
+ native_mode
->hsync_width
;
207 adjusted_mode
->crtc_vtotal
= adjusted_mode
->crtc_vdisplay
+ native_mode
->vblank
;
208 adjusted_mode
->crtc_vsync_start
= adjusted_mode
->crtc_vdisplay
+ native_mode
->voverplus
;
209 adjusted_mode
->crtc_vsync_end
= adjusted_mode
->crtc_vsync_start
+ native_mode
->vsync_width
;
211 adjusted_mode
->flags
= native_mode
->flags
;
212 adjusted_mode
->clock
= native_mode
->dotclock
;
217 static bool radeon_atom_mode_fixup(struct drm_encoder
*encoder
,
218 struct drm_display_mode
*mode
,
219 struct drm_display_mode
*adjusted_mode
)
221 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
223 drm_mode_set_crtcinfo(adjusted_mode
, 0);
225 if (radeon_encoder
->rmx_type
!= RMX_OFF
)
226 radeon_rmx_mode_fixup(encoder
, mode
, adjusted_mode
);
229 if ((mode
->flags
& DRM_MODE_FLAG_INTERLACE
)
230 && (mode
->crtc_vsync_start
< (mode
->crtc_vdisplay
+ 2)))
231 adjusted_mode
->crtc_vsync_start
= adjusted_mode
->crtc_vdisplay
+ 2;
237 atombios_dac_setup(struct drm_encoder
*encoder
, int action
)
239 struct drm_device
*dev
= encoder
->dev
;
240 struct radeon_device
*rdev
= dev
->dev_private
;
241 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
242 DAC_ENCODER_CONTROL_PS_ALLOCATION args
;
243 int index
= 0, num
= 0;
244 struct radeon_encoder_atom_dac
*dac_info
= radeon_encoder
->enc_priv
;
245 enum radeon_tv_std tv_std
= TV_STD_NTSC
;
247 if (dac_info
->tv_std
)
248 tv_std
= dac_info
->tv_std
;
250 memset(&args
, 0, sizeof(args
));
252 switch (radeon_encoder
->encoder_id
) {
253 case ENCODER_OBJECT_ID_INTERNAL_DAC1
:
254 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1
:
255 index
= GetIndexIntoMasterTable(COMMAND
, DAC1EncoderControl
);
258 case ENCODER_OBJECT_ID_INTERNAL_DAC2
:
259 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2
:
260 index
= GetIndexIntoMasterTable(COMMAND
, DAC2EncoderControl
);
265 args
.ucAction
= action
;
267 if (radeon_encoder
->active_device
& (ATOM_DEVICE_CRT_SUPPORT
))
268 args
.ucDacStandard
= ATOM_DAC1_PS2
;
269 else if (radeon_encoder
->active_device
& (ATOM_DEVICE_CV_SUPPORT
))
270 args
.ucDacStandard
= ATOM_DAC1_CV
;
275 case TV_STD_SCART_PAL
:
278 args
.ucDacStandard
= ATOM_DAC1_PAL
;
284 args
.ucDacStandard
= ATOM_DAC1_NTSC
;
288 args
.usPixelClock
= cpu_to_le16(radeon_encoder
->pixel_clock
/ 10);
290 atom_execute_table(rdev
->mode_info
.atom_context
, index
, (uint32_t *)&args
);
295 atombios_tv_setup(struct drm_encoder
*encoder
, int action
)
297 struct drm_device
*dev
= encoder
->dev
;
298 struct radeon_device
*rdev
= dev
->dev_private
;
299 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
300 TV_ENCODER_CONTROL_PS_ALLOCATION args
;
302 struct radeon_encoder_atom_dac
*dac_info
= radeon_encoder
->enc_priv
;
303 enum radeon_tv_std tv_std
= TV_STD_NTSC
;
305 if (dac_info
->tv_std
)
306 tv_std
= dac_info
->tv_std
;
308 memset(&args
, 0, sizeof(args
));
310 index
= GetIndexIntoMasterTable(COMMAND
, TVEncoderControl
);
312 args
.sTVEncoder
.ucAction
= action
;
314 if (radeon_encoder
->active_device
& (ATOM_DEVICE_CV_SUPPORT
))
315 args
.sTVEncoder
.ucTvStandard
= ATOM_TV_CV
;
319 args
.sTVEncoder
.ucTvStandard
= ATOM_TV_NTSC
;
322 args
.sTVEncoder
.ucTvStandard
= ATOM_TV_PAL
;
325 args
.sTVEncoder
.ucTvStandard
= ATOM_TV_PALM
;
328 args
.sTVEncoder
.ucTvStandard
= ATOM_TV_PAL60
;
331 args
.sTVEncoder
.ucTvStandard
= ATOM_TV_NTSCJ
;
333 case TV_STD_SCART_PAL
:
334 args
.sTVEncoder
.ucTvStandard
= ATOM_TV_PAL
; /* ??? */
337 args
.sTVEncoder
.ucTvStandard
= ATOM_TV_SECAM
;
340 args
.sTVEncoder
.ucTvStandard
= ATOM_TV_PALCN
;
343 args
.sTVEncoder
.ucTvStandard
= ATOM_TV_NTSC
;
348 args
.sTVEncoder
.usPixelClock
= cpu_to_le16(radeon_encoder
->pixel_clock
/ 10);
350 atom_execute_table(rdev
->mode_info
.atom_context
, index
, (uint32_t *)&args
);
355 atombios_external_tmds_setup(struct drm_encoder
*encoder
, int action
)
357 struct drm_device
*dev
= encoder
->dev
;
358 struct radeon_device
*rdev
= dev
->dev_private
;
359 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
360 ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args
;
363 memset(&args
, 0, sizeof(args
));
365 index
= GetIndexIntoMasterTable(COMMAND
, DVOEncoderControl
);
367 args
.sXTmdsEncoder
.ucEnable
= action
;
369 if (radeon_encoder
->pixel_clock
> 165000)
370 args
.sXTmdsEncoder
.ucMisc
= PANEL_ENCODER_MISC_DUAL
;
372 /*if (pScrn->rgbBits == 8)*/
373 args
.sXTmdsEncoder
.ucMisc
|= (1 << 1);
375 atom_execute_table(rdev
->mode_info
.atom_context
, index
, (uint32_t *)&args
);
380 atombios_ddia_setup(struct drm_encoder
*encoder
, int action
)
382 struct drm_device
*dev
= encoder
->dev
;
383 struct radeon_device
*rdev
= dev
->dev_private
;
384 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
385 DVO_ENCODER_CONTROL_PS_ALLOCATION args
;
388 memset(&args
, 0, sizeof(args
));
390 index
= GetIndexIntoMasterTable(COMMAND
, DVOEncoderControl
);
392 args
.sDVOEncoder
.ucAction
= action
;
393 args
.sDVOEncoder
.usPixelClock
= cpu_to_le16(radeon_encoder
->pixel_clock
/ 10);
395 if (radeon_encoder
->pixel_clock
> 165000)
396 args
.sDVOEncoder
.usDevAttr
.sDigAttrib
.ucAttribute
= PANEL_ENCODER_MISC_DUAL
;
398 atom_execute_table(rdev
->mode_info
.atom_context
, index
, (uint32_t *)&args
);
402 union lvds_encoder_control
{
403 LVDS_ENCODER_CONTROL_PS_ALLOCATION v1
;
404 LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2
;
408 atombios_digital_setup(struct drm_encoder
*encoder
, int action
)
410 struct drm_device
*dev
= encoder
->dev
;
411 struct radeon_device
*rdev
= dev
->dev_private
;
412 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
413 union lvds_encoder_control args
;
416 struct radeon_encoder_atom_dig
*dig
;
417 struct drm_connector
*connector
;
418 struct radeon_connector
*radeon_connector
;
419 struct radeon_connector_atom_dig
*dig_connector
;
421 connector
= radeon_get_connector_for_encoder(encoder
);
425 radeon_connector
= to_radeon_connector(connector
);
427 if (!radeon_encoder
->enc_priv
)
430 dig
= radeon_encoder
->enc_priv
;
432 if (!radeon_connector
->con_priv
)
435 dig_connector
= radeon_connector
->con_priv
;
437 memset(&args
, 0, sizeof(args
));
439 switch (radeon_encoder
->encoder_id
) {
440 case ENCODER_OBJECT_ID_INTERNAL_LVDS
:
441 index
= GetIndexIntoMasterTable(COMMAND
, LVDSEncoderControl
);
443 case ENCODER_OBJECT_ID_INTERNAL_TMDS1
:
444 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1
:
445 index
= GetIndexIntoMasterTable(COMMAND
, TMDS1EncoderControl
);
447 case ENCODER_OBJECT_ID_INTERNAL_LVTM1
:
448 if (radeon_encoder
->devices
& (ATOM_DEVICE_LCD_SUPPORT
))
449 index
= GetIndexIntoMasterTable(COMMAND
, LVDSEncoderControl
);
451 index
= GetIndexIntoMasterTable(COMMAND
, TMDS2EncoderControl
);
455 atom_parse_cmd_header(rdev
->mode_info
.atom_context
, index
, &frev
, &crev
);
463 args
.v1
.ucAction
= action
;
464 if (drm_detect_hdmi_monitor((struct edid
*)connector
->edid_blob_ptr
))
465 args
.v1
.ucMisc
|= PANEL_ENCODER_MISC_HDMI_TYPE
;
466 args
.v1
.usPixelClock
= cpu_to_le16(radeon_encoder
->pixel_clock
/ 10);
467 if (radeon_encoder
->devices
& (ATOM_DEVICE_LCD_SUPPORT
)) {
468 if (dig
->lvds_misc
& (1 << 0))
469 args
.v1
.ucMisc
|= PANEL_ENCODER_MISC_DUAL
;
470 if (dig
->lvds_misc
& (1 << 1))
471 args
.v1
.ucMisc
|= (1 << 1);
473 if (dig_connector
->linkb
)
474 args
.v1
.ucMisc
|= PANEL_ENCODER_MISC_TMDS_LINKB
;
475 if (radeon_encoder
->pixel_clock
> 165000)
476 args
.v1
.ucMisc
|= PANEL_ENCODER_MISC_DUAL
;
477 /*if (pScrn->rgbBits == 8) */
478 args
.v1
.ucMisc
|= (1 << 1);
484 args
.v2
.ucAction
= action
;
486 if (dig
->coherent_mode
)
487 args
.v2
.ucMisc
|= PANEL_ENCODER_MISC_COHERENT
;
489 if (drm_detect_hdmi_monitor((struct edid
*)connector
->edid_blob_ptr
))
490 args
.v2
.ucMisc
|= PANEL_ENCODER_MISC_HDMI_TYPE
;
491 args
.v2
.usPixelClock
= cpu_to_le16(radeon_encoder
->pixel_clock
/ 10);
492 args
.v2
.ucTruncate
= 0;
493 args
.v2
.ucSpatial
= 0;
494 args
.v2
.ucTemporal
= 0;
496 if (radeon_encoder
->devices
& (ATOM_DEVICE_LCD_SUPPORT
)) {
497 if (dig
->lvds_misc
& (1 << 0))
498 args
.v2
.ucMisc
|= PANEL_ENCODER_MISC_DUAL
;
499 if (dig
->lvds_misc
& (1 << 5)) {
500 args
.v2
.ucSpatial
= PANEL_ENCODER_SPATIAL_DITHER_EN
;
501 if (dig
->lvds_misc
& (1 << 1))
502 args
.v2
.ucSpatial
|= PANEL_ENCODER_SPATIAL_DITHER_DEPTH
;
504 if (dig
->lvds_misc
& (1 << 6)) {
505 args
.v2
.ucTemporal
= PANEL_ENCODER_TEMPORAL_DITHER_EN
;
506 if (dig
->lvds_misc
& (1 << 1))
507 args
.v2
.ucTemporal
|= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH
;
508 if (((dig
->lvds_misc
>> 2) & 0x3) == 2)
509 args
.v2
.ucTemporal
|= PANEL_ENCODER_TEMPORAL_LEVEL_4
;
512 if (dig_connector
->linkb
)
513 args
.v2
.ucMisc
|= PANEL_ENCODER_MISC_TMDS_LINKB
;
514 if (radeon_encoder
->pixel_clock
> 165000)
515 args
.v2
.ucMisc
|= PANEL_ENCODER_MISC_DUAL
;
519 DRM_ERROR("Unknown table version %d, %d\n", frev
, crev
);
524 DRM_ERROR("Unknown table version %d, %d\n", frev
, crev
);
528 atom_execute_table(rdev
->mode_info
.atom_context
, index
, (uint32_t *)&args
);
533 atombios_get_encoder_mode(struct drm_encoder
*encoder
)
535 struct drm_connector
*connector
;
536 struct radeon_connector
*radeon_connector
;
538 connector
= radeon_get_connector_for_encoder(encoder
);
542 radeon_connector
= to_radeon_connector(connector
);
544 switch (connector
->connector_type
) {
545 case DRM_MODE_CONNECTOR_DVII
:
546 case DRM_MODE_CONNECTOR_HDMIB
: /* HDMI-B is basically DL-DVI; analog works fine */
547 if (drm_detect_hdmi_monitor((struct edid
*)connector
->edid_blob_ptr
))
548 return ATOM_ENCODER_MODE_HDMI
;
549 else if (radeon_connector
->use_digital
)
550 return ATOM_ENCODER_MODE_DVI
;
552 return ATOM_ENCODER_MODE_CRT
;
554 case DRM_MODE_CONNECTOR_DVID
:
555 case DRM_MODE_CONNECTOR_HDMIA
:
557 if (drm_detect_hdmi_monitor((struct edid
*)connector
->edid_blob_ptr
))
558 return ATOM_ENCODER_MODE_HDMI
;
560 return ATOM_ENCODER_MODE_DVI
;
562 case DRM_MODE_CONNECTOR_LVDS
:
563 return ATOM_ENCODER_MODE_LVDS
;
565 case DRM_MODE_CONNECTOR_DisplayPort
:
566 /*if (radeon_output->MonType == MT_DP)
567 return ATOM_ENCODER_MODE_DP;
569 if (drm_detect_hdmi_monitor((struct edid
*)connector
->edid_blob_ptr
))
570 return ATOM_ENCODER_MODE_HDMI
;
572 return ATOM_ENCODER_MODE_DVI
;
574 case CONNECTOR_DVI_A
:
576 return ATOM_ENCODER_MODE_CRT
;
582 return ATOM_ENCODER_MODE_TV
;
583 /*return ATOM_ENCODER_MODE_CV;*/
589 atombios_dig_encoder_setup(struct drm_encoder
*encoder
, int action
)
591 struct drm_device
*dev
= encoder
->dev
;
592 struct radeon_device
*rdev
= dev
->dev_private
;
593 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
594 DIG_ENCODER_CONTROL_PS_ALLOCATION args
;
595 int index
= 0, num
= 0;
597 struct radeon_encoder_atom_dig
*dig
;
598 struct drm_connector
*connector
;
599 struct radeon_connector
*radeon_connector
;
600 struct radeon_connector_atom_dig
*dig_connector
;
602 connector
= radeon_get_connector_for_encoder(encoder
);
606 radeon_connector
= to_radeon_connector(connector
);
608 if (!radeon_connector
->con_priv
)
611 dig_connector
= radeon_connector
->con_priv
;
613 if (!radeon_encoder
->enc_priv
)
616 dig
= radeon_encoder
->enc_priv
;
618 memset(&args
, 0, sizeof(args
));
620 if (ASIC_IS_DCE32(rdev
)) {
622 index
= GetIndexIntoMasterTable(COMMAND
, DIG2EncoderControl
);
624 index
= GetIndexIntoMasterTable(COMMAND
, DIG1EncoderControl
);
625 num
= dig
->dig_block
+ 1;
627 switch (radeon_encoder
->encoder_id
) {
628 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY
:
629 index
= GetIndexIntoMasterTable(COMMAND
, DIG1EncoderControl
);
632 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA
:
633 index
= GetIndexIntoMasterTable(COMMAND
, DIG2EncoderControl
);
639 atom_parse_cmd_header(rdev
->mode_info
.atom_context
, index
, &frev
, &crev
);
641 args
.ucAction
= action
;
642 args
.usPixelClock
= cpu_to_le16(radeon_encoder
->pixel_clock
/ 10);
644 if (ASIC_IS_DCE32(rdev
)) {
645 switch (radeon_encoder
->encoder_id
) {
646 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY
:
647 args
.ucConfig
= ATOM_ENCODER_CONFIG_V2_TRANSMITTER1
;
649 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1
:
650 args
.ucConfig
= ATOM_ENCODER_CONFIG_V2_TRANSMITTER2
;
652 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2
:
653 args
.ucConfig
= ATOM_ENCODER_CONFIG_V2_TRANSMITTER3
;
657 switch (radeon_encoder
->encoder_id
) {
658 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY
:
659 args
.ucConfig
= ATOM_ENCODER_CONFIG_TRANSMITTER1
;
661 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA
:
662 args
.ucConfig
= ATOM_ENCODER_CONFIG_TRANSMITTER2
;
667 if (radeon_encoder
->pixel_clock
> 165000) {
668 args
.ucConfig
|= ATOM_ENCODER_CONFIG_LINKA_B
;
671 if (dig_connector
->linkb
)
672 args
.ucConfig
|= ATOM_ENCODER_CONFIG_LINKB
;
674 args
.ucConfig
|= ATOM_ENCODER_CONFIG_LINKA
;
678 args
.ucEncoderMode
= atombios_get_encoder_mode(encoder
);
680 atom_execute_table(rdev
->mode_info
.atom_context
, index
, (uint32_t *)&args
);
684 union dig_transmitter_control
{
685 DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1
;
686 DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2
;
690 atombios_dig_transmitter_setup(struct drm_encoder
*encoder
, int action
)
692 struct drm_device
*dev
= encoder
->dev
;
693 struct radeon_device
*rdev
= dev
->dev_private
;
694 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
695 union dig_transmitter_control args
;
696 int index
= 0, num
= 0;
698 struct radeon_encoder_atom_dig
*dig
;
699 struct drm_connector
*connector
;
700 struct radeon_connector
*radeon_connector
;
701 struct radeon_connector_atom_dig
*dig_connector
;
703 connector
= radeon_get_connector_for_encoder(encoder
);
707 radeon_connector
= to_radeon_connector(connector
);
709 if (!radeon_encoder
->enc_priv
)
712 dig
= radeon_encoder
->enc_priv
;
714 if (!radeon_connector
->con_priv
)
717 dig_connector
= radeon_connector
->con_priv
;
719 memset(&args
, 0, sizeof(args
));
721 if (ASIC_IS_DCE32(rdev
))
722 index
= GetIndexIntoMasterTable(COMMAND
, UNIPHYTransmitterControl
);
724 switch (radeon_encoder
->encoder_id
) {
725 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY
:
726 index
= GetIndexIntoMasterTable(COMMAND
, DIG1TransmitterControl
);
728 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA
:
729 index
= GetIndexIntoMasterTable(COMMAND
, DIG2TransmitterControl
);
734 atom_parse_cmd_header(rdev
->mode_info
.atom_context
, index
, &frev
, &crev
);
736 args
.v1
.ucAction
= action
;
738 if (ASIC_IS_DCE32(rdev
)) {
739 if (radeon_encoder
->pixel_clock
> 165000) {
740 args
.v2
.usPixelClock
= cpu_to_le16((radeon_encoder
->pixel_clock
* 10 * 2) / 100);
741 args
.v2
.acConfig
.fDualLinkConnector
= 1;
743 args
.v2
.usPixelClock
= cpu_to_le16((radeon_encoder
->pixel_clock
* 10 * 4) / 100);
746 args
.v2
.acConfig
.ucEncoderSel
= 1;
748 switch (radeon_encoder
->encoder_id
) {
749 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY
:
750 args
.v2
.acConfig
.ucTransmitterSel
= 0;
753 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1
:
754 args
.v2
.acConfig
.ucTransmitterSel
= 1;
757 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2
:
758 args
.v2
.acConfig
.ucTransmitterSel
= 2;
763 if (radeon_encoder
->devices
& (ATOM_DEVICE_DFP_SUPPORT
)) {
764 if (dig
->coherent_mode
)
765 args
.v2
.acConfig
.fCoherentMode
= 1;
768 args
.v1
.ucConfig
= ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL
;
769 args
.v1
.usPixelClock
= cpu_to_le16((radeon_encoder
->pixel_clock
) / 10);
771 switch (radeon_encoder
->encoder_id
) {
772 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY
:
773 args
.v1
.ucConfig
|= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER
;
774 if (rdev
->flags
& RADEON_IS_IGP
) {
775 if (radeon_encoder
->pixel_clock
> 165000) {
776 args
.v1
.ucConfig
|= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK
|
777 ATOM_TRANSMITTER_CONFIG_LINKA_B
);
778 if (dig_connector
->igp_lane_info
& 0x3)
779 args
.v1
.ucConfig
|= ATOM_TRANSMITTER_CONFIG_LANE_0_7
;
780 else if (dig_connector
->igp_lane_info
& 0xc)
781 args
.v1
.ucConfig
|= ATOM_TRANSMITTER_CONFIG_LANE_8_15
;
783 args
.v1
.ucConfig
|= ATOM_TRANSMITTER_CONFIG_LINKA
;
784 if (dig_connector
->igp_lane_info
& 0x1)
785 args
.v1
.ucConfig
|= ATOM_TRANSMITTER_CONFIG_LANE_0_3
;
786 else if (dig_connector
->igp_lane_info
& 0x2)
787 args
.v1
.ucConfig
|= ATOM_TRANSMITTER_CONFIG_LANE_4_7
;
788 else if (dig_connector
->igp_lane_info
& 0x4)
789 args
.v1
.ucConfig
|= ATOM_TRANSMITTER_CONFIG_LANE_8_11
;
790 else if (dig_connector
->igp_lane_info
& 0x8)
791 args
.v1
.ucConfig
|= ATOM_TRANSMITTER_CONFIG_LANE_12_15
;
794 if (radeon_encoder
->pixel_clock
> 165000)
795 args
.v1
.ucConfig
|= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK
|
796 ATOM_TRANSMITTER_CONFIG_LINKA_B
|
797 ATOM_TRANSMITTER_CONFIG_LANE_0_7
);
799 if (dig_connector
->linkb
)
800 args
.v1
.ucConfig
|= ATOM_TRANSMITTER_CONFIG_LINKB
| ATOM_TRANSMITTER_CONFIG_LANE_0_3
;
802 args
.v1
.ucConfig
|= ATOM_TRANSMITTER_CONFIG_LINKA
| ATOM_TRANSMITTER_CONFIG_LANE_0_3
;
806 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA
:
807 args
.v1
.ucConfig
|= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER
;
808 if (radeon_encoder
->pixel_clock
> 165000)
809 args
.v1
.ucConfig
|= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK
|
810 ATOM_TRANSMITTER_CONFIG_LINKA_B
|
811 ATOM_TRANSMITTER_CONFIG_LANE_0_7
);
813 if (dig_connector
->linkb
)
814 args
.v1
.ucConfig
|= ATOM_TRANSMITTER_CONFIG_LINKB
| ATOM_TRANSMITTER_CONFIG_LANE_0_3
;
816 args
.v1
.ucConfig
|= ATOM_TRANSMITTER_CONFIG_LINKA
| ATOM_TRANSMITTER_CONFIG_LANE_0_3
;
821 if (radeon_encoder
->devices
& (ATOM_DEVICE_DFP_SUPPORT
)) {
822 if (dig
->coherent_mode
)
823 args
.v1
.ucConfig
|= ATOM_TRANSMITTER_CONFIG_COHERENT
;
827 atom_execute_table(rdev
->mode_info
.atom_context
, index
, (uint32_t *)&args
);
832 atombios_yuv_setup(struct drm_encoder
*encoder
, bool enable
)
834 struct drm_device
*dev
= encoder
->dev
;
835 struct radeon_device
*rdev
= dev
->dev_private
;
836 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
837 struct radeon_crtc
*radeon_crtc
= to_radeon_crtc(encoder
->crtc
);
838 ENABLE_YUV_PS_ALLOCATION args
;
839 int index
= GetIndexIntoMasterTable(COMMAND
, EnableYUV
);
842 memset(&args
, 0, sizeof(args
));
844 if (rdev
->family
>= CHIP_R600
)
845 reg
= R600_BIOS_3_SCRATCH
;
847 reg
= RADEON_BIOS_3_SCRATCH
;
849 /* XXX: fix up scratch reg handling */
851 if (radeon_encoder
->active_device
& (ATOM_DEVICE_TV_SUPPORT
))
852 WREG32(reg
, (ATOM_S3_TV1_ACTIVE
|
853 (radeon_crtc
->crtc_id
<< 18)));
854 else if (radeon_encoder
->active_device
& (ATOM_DEVICE_CV_SUPPORT
))
855 WREG32(reg
, (ATOM_S3_CV_ACTIVE
| (radeon_crtc
->crtc_id
<< 24)));
860 args
.ucEnable
= ATOM_ENABLE
;
861 args
.ucCRTC
= radeon_crtc
->crtc_id
;
863 atom_execute_table(rdev
->mode_info
.atom_context
, index
, (uint32_t *)&args
);
869 radeon_atom_encoder_dpms(struct drm_encoder
*encoder
, int mode
)
871 struct drm_device
*dev
= encoder
->dev
;
872 struct radeon_device
*rdev
= dev
->dev_private
;
873 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
874 DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args
;
879 memset(&args
, 0, sizeof(args
));
881 /* on DPMS off we have no idea if active device is meaningful */
882 if (mode
!= DRM_MODE_DPMS_ON
&& !radeon_encoder
->active_device
)
883 devices
= radeon_encoder
->devices
;
885 devices
= radeon_encoder
->active_device
;
887 DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
888 radeon_encoder
->encoder_id
, mode
, radeon_encoder
->devices
,
889 radeon_encoder
->active_device
);
890 switch (radeon_encoder
->encoder_id
) {
891 case ENCODER_OBJECT_ID_INTERNAL_TMDS1
:
892 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1
:
893 index
= GetIndexIntoMasterTable(COMMAND
, TMDSAOutputControl
);
895 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY
:
896 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1
:
897 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2
:
898 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA
:
901 case ENCODER_OBJECT_ID_INTERNAL_DVO1
:
902 case ENCODER_OBJECT_ID_INTERNAL_DDI
:
903 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1
:
904 index
= GetIndexIntoMasterTable(COMMAND
, DVOOutputControl
);
906 case ENCODER_OBJECT_ID_INTERNAL_LVDS
:
907 index
= GetIndexIntoMasterTable(COMMAND
, LCD1OutputControl
);
909 case ENCODER_OBJECT_ID_INTERNAL_LVTM1
:
910 if (radeon_encoder
->devices
& (ATOM_DEVICE_LCD_SUPPORT
))
911 index
= GetIndexIntoMasterTable(COMMAND
, LCD1OutputControl
);
913 index
= GetIndexIntoMasterTable(COMMAND
, LVTMAOutputControl
);
915 case ENCODER_OBJECT_ID_INTERNAL_DAC1
:
916 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1
:
917 if (devices
& (ATOM_DEVICE_TV_SUPPORT
))
918 index
= GetIndexIntoMasterTable(COMMAND
, TV1OutputControl
);
919 else if (devices
& (ATOM_DEVICE_CV_SUPPORT
))
920 index
= GetIndexIntoMasterTable(COMMAND
, CV1OutputControl
);
922 index
= GetIndexIntoMasterTable(COMMAND
, DAC1OutputControl
);
924 case ENCODER_OBJECT_ID_INTERNAL_DAC2
:
925 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2
:
926 if (devices
& (ATOM_DEVICE_TV_SUPPORT
))
927 index
= GetIndexIntoMasterTable(COMMAND
, TV1OutputControl
);
928 else if (devices
& (ATOM_DEVICE_CV_SUPPORT
))
929 index
= GetIndexIntoMasterTable(COMMAND
, CV1OutputControl
);
931 index
= GetIndexIntoMasterTable(COMMAND
, DAC2OutputControl
);
937 case DRM_MODE_DPMS_ON
:
938 atombios_dig_transmitter_setup(encoder
, ATOM_TRANSMITTER_ACTION_ENABLE
);
940 case DRM_MODE_DPMS_STANDBY
:
941 case DRM_MODE_DPMS_SUSPEND
:
942 case DRM_MODE_DPMS_OFF
:
943 atombios_dig_transmitter_setup(encoder
, ATOM_TRANSMITTER_ACTION_DISABLE
);
948 case DRM_MODE_DPMS_ON
:
949 args
.ucAction
= ATOM_ENABLE
;
951 case DRM_MODE_DPMS_STANDBY
:
952 case DRM_MODE_DPMS_SUSPEND
:
953 case DRM_MODE_DPMS_OFF
:
954 args
.ucAction
= ATOM_DISABLE
;
957 atom_execute_table(rdev
->mode_info
.atom_context
, index
, (uint32_t *)&args
);
959 radeon_atombios_encoder_dpms_scratch_regs(encoder
, (mode
== DRM_MODE_DPMS_ON
) ? true : false);
962 union crtc_sourc_param
{
963 SELECT_CRTC_SOURCE_PS_ALLOCATION v1
;
964 SELECT_CRTC_SOURCE_PARAMETERS_V2 v2
;
968 atombios_set_encoder_crtc_source(struct drm_encoder
*encoder
)
970 struct drm_device
*dev
= encoder
->dev
;
971 struct radeon_device
*rdev
= dev
->dev_private
;
972 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
973 struct radeon_crtc
*radeon_crtc
= to_radeon_crtc(encoder
->crtc
);
974 union crtc_sourc_param args
;
975 int index
= GetIndexIntoMasterTable(COMMAND
, SelectCRTC_Source
);
978 memset(&args
, 0, sizeof(args
));
980 atom_parse_cmd_header(rdev
->mode_info
.atom_context
, index
, &frev
, &crev
);
987 if (ASIC_IS_AVIVO(rdev
))
988 args
.v1
.ucCRTC
= radeon_crtc
->crtc_id
;
990 if (radeon_encoder
->encoder_id
== ENCODER_OBJECT_ID_INTERNAL_DAC1
) {
991 args
.v1
.ucCRTC
= radeon_crtc
->crtc_id
;
993 args
.v1
.ucCRTC
= radeon_crtc
->crtc_id
<< 2;
996 switch (radeon_encoder
->encoder_id
) {
997 case ENCODER_OBJECT_ID_INTERNAL_TMDS1
:
998 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1
:
999 args
.v1
.ucDevice
= ATOM_DEVICE_DFP1_INDEX
;
1001 case ENCODER_OBJECT_ID_INTERNAL_LVDS
:
1002 case ENCODER_OBJECT_ID_INTERNAL_LVTM1
:
1003 if (radeon_encoder
->devices
& ATOM_DEVICE_LCD1_SUPPORT
)
1004 args
.v1
.ucDevice
= ATOM_DEVICE_LCD1_INDEX
;
1006 args
.v1
.ucDevice
= ATOM_DEVICE_DFP3_INDEX
;
1008 case ENCODER_OBJECT_ID_INTERNAL_DVO1
:
1009 case ENCODER_OBJECT_ID_INTERNAL_DDI
:
1010 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1
:
1011 args
.v1
.ucDevice
= ATOM_DEVICE_DFP2_INDEX
;
1013 case ENCODER_OBJECT_ID_INTERNAL_DAC1
:
1014 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1
:
1015 if (radeon_encoder
->active_device
& (ATOM_DEVICE_TV_SUPPORT
))
1016 args
.v1
.ucDevice
= ATOM_DEVICE_TV1_INDEX
;
1017 else if (radeon_encoder
->active_device
& (ATOM_DEVICE_CV_SUPPORT
))
1018 args
.v1
.ucDevice
= ATOM_DEVICE_CV_INDEX
;
1020 args
.v1
.ucDevice
= ATOM_DEVICE_CRT1_INDEX
;
1022 case ENCODER_OBJECT_ID_INTERNAL_DAC2
:
1023 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2
:
1024 if (radeon_encoder
->active_device
& (ATOM_DEVICE_TV_SUPPORT
))
1025 args
.v1
.ucDevice
= ATOM_DEVICE_TV1_INDEX
;
1026 else if (radeon_encoder
->active_device
& (ATOM_DEVICE_CV_SUPPORT
))
1027 args
.v1
.ucDevice
= ATOM_DEVICE_CV_INDEX
;
1029 args
.v1
.ucDevice
= ATOM_DEVICE_CRT2_INDEX
;
1034 args
.v2
.ucCRTC
= radeon_crtc
->crtc_id
;
1035 args
.v2
.ucEncodeMode
= atombios_get_encoder_mode(encoder
);
1036 switch (radeon_encoder
->encoder_id
) {
1037 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY
:
1038 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1
:
1039 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2
:
1040 if (ASIC_IS_DCE32(rdev
)) {
1041 if (radeon_crtc
->crtc_id
)
1042 args
.v2
.ucEncoderID
= ASIC_INT_DIG2_ENCODER_ID
;
1044 args
.v2
.ucEncoderID
= ASIC_INT_DIG1_ENCODER_ID
;
1046 args
.v2
.ucEncoderID
= ASIC_INT_DIG1_ENCODER_ID
;
1048 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1
:
1049 args
.v2
.ucEncoderID
= ASIC_INT_DVO_ENCODER_ID
;
1051 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA
:
1052 args
.v2
.ucEncoderID
= ASIC_INT_DIG2_ENCODER_ID
;
1054 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1
:
1055 if (radeon_encoder
->active_device
& (ATOM_DEVICE_TV_SUPPORT
))
1056 args
.v2
.ucEncoderID
= ASIC_INT_TV_ENCODER_ID
;
1057 else if (radeon_encoder
->active_device
& (ATOM_DEVICE_CV_SUPPORT
))
1058 args
.v2
.ucEncoderID
= ASIC_INT_TV_ENCODER_ID
;
1060 args
.v2
.ucEncoderID
= ASIC_INT_DAC1_ENCODER_ID
;
1062 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2
:
1063 if (radeon_encoder
->active_device
& (ATOM_DEVICE_TV_SUPPORT
))
1064 args
.v2
.ucEncoderID
= ASIC_INT_TV_ENCODER_ID
;
1065 else if (radeon_encoder
->active_device
& (ATOM_DEVICE_CV_SUPPORT
))
1066 args
.v2
.ucEncoderID
= ASIC_INT_TV_ENCODER_ID
;
1068 args
.v2
.ucEncoderID
= ASIC_INT_DAC2_ENCODER_ID
;
1075 DRM_ERROR("Unknown table version: %d, %d\n", frev
, crev
);
1079 atom_execute_table(rdev
->mode_info
.atom_context
, index
, (uint32_t *)&args
);
1084 atombios_apply_encoder_quirks(struct drm_encoder
*encoder
,
1085 struct drm_display_mode
*mode
)
1087 struct drm_device
*dev
= encoder
->dev
;
1088 struct radeon_device
*rdev
= dev
->dev_private
;
1089 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
1090 struct radeon_crtc
*radeon_crtc
= to_radeon_crtc(encoder
->crtc
);
1092 /* Funky macbooks */
1093 if ((dev
->pdev
->device
== 0x71C5) &&
1094 (dev
->pdev
->subsystem_vendor
== 0x106b) &&
1095 (dev
->pdev
->subsystem_device
== 0x0080)) {
1096 if (radeon_encoder
->devices
& ATOM_DEVICE_LCD1_SUPPORT
) {
1097 uint32_t lvtma_bit_depth_control
= RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL
);
1099 lvtma_bit_depth_control
&= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN
;
1100 lvtma_bit_depth_control
&= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN
;
1102 WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL
, lvtma_bit_depth_control
);
1106 /* set scaler clears this on some chips */
1107 if (ASIC_IS_AVIVO(rdev
) && (mode
->flags
& DRM_MODE_FLAG_INTERLACE
))
1108 WREG32(AVIVO_D1MODE_DATA_FORMAT
+ radeon_crtc
->crtc_offset
, AVIVO_D1MODE_INTERLEAVE_EN
);
1112 radeon_atom_encoder_mode_set(struct drm_encoder
*encoder
,
1113 struct drm_display_mode
*mode
,
1114 struct drm_display_mode
*adjusted_mode
)
1116 struct drm_device
*dev
= encoder
->dev
;
1117 struct radeon_device
*rdev
= dev
->dev_private
;
1118 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
1119 struct radeon_crtc
*radeon_crtc
= to_radeon_crtc(encoder
->crtc
);
1121 if (radeon_encoder
->enc_priv
) {
1122 struct radeon_encoder_atom_dig
*dig
;
1124 dig
= radeon_encoder
->enc_priv
;
1125 dig
->dig_block
= radeon_crtc
->crtc_id
;
1127 radeon_encoder
->pixel_clock
= adjusted_mode
->clock
;
1129 radeon_atombios_encoder_crtc_scratch_regs(encoder
, radeon_crtc
->crtc_id
);
1130 atombios_set_encoder_crtc_source(encoder
);
1132 if (ASIC_IS_AVIVO(rdev
)) {
1133 if (radeon_encoder
->active_device
& (ATOM_DEVICE_CV_SUPPORT
| ATOM_DEVICE_TV_SUPPORT
))
1134 atombios_yuv_setup(encoder
, true);
1136 atombios_yuv_setup(encoder
, false);
1139 switch (radeon_encoder
->encoder_id
) {
1140 case ENCODER_OBJECT_ID_INTERNAL_TMDS1
:
1141 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1
:
1142 case ENCODER_OBJECT_ID_INTERNAL_LVDS
:
1143 case ENCODER_OBJECT_ID_INTERNAL_LVTM1
:
1144 atombios_digital_setup(encoder
, PANEL_ENCODER_ACTION_ENABLE
);
1146 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY
:
1147 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1
:
1148 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2
:
1149 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA
:
1150 /* disable the encoder and transmitter */
1151 atombios_dig_transmitter_setup(encoder
, ATOM_TRANSMITTER_ACTION_DISABLE
);
1152 atombios_dig_encoder_setup(encoder
, ATOM_DISABLE
);
1154 /* setup and enable the encoder and transmitter */
1155 atombios_dig_encoder_setup(encoder
, ATOM_ENABLE
);
1156 atombios_dig_transmitter_setup(encoder
, ATOM_TRANSMITTER_ACTION_SETUP
);
1157 atombios_dig_transmitter_setup(encoder
, ATOM_TRANSMITTER_ACTION_ENABLE
);
1159 case ENCODER_OBJECT_ID_INTERNAL_DDI
:
1160 atombios_ddia_setup(encoder
, ATOM_ENABLE
);
1162 case ENCODER_OBJECT_ID_INTERNAL_DVO1
:
1163 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1
:
1164 atombios_external_tmds_setup(encoder
, ATOM_ENABLE
);
1166 case ENCODER_OBJECT_ID_INTERNAL_DAC1
:
1167 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1
:
1168 case ENCODER_OBJECT_ID_INTERNAL_DAC2
:
1169 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2
:
1170 atombios_dac_setup(encoder
, ATOM_ENABLE
);
1171 if (radeon_encoder
->active_device
& (ATOM_DEVICE_TV_SUPPORT
| ATOM_DEVICE_CV_SUPPORT
))
1172 atombios_tv_setup(encoder
, ATOM_ENABLE
);
1175 atombios_apply_encoder_quirks(encoder
, adjusted_mode
);
1179 atombios_dac_load_detect(struct drm_encoder
*encoder
, struct drm_connector
*connector
)
1181 struct drm_device
*dev
= encoder
->dev
;
1182 struct radeon_device
*rdev
= dev
->dev_private
;
1183 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
1184 struct radeon_connector
*radeon_connector
= to_radeon_connector(connector
);
1186 if (radeon_encoder
->devices
& (ATOM_DEVICE_TV_SUPPORT
|
1187 ATOM_DEVICE_CV_SUPPORT
|
1188 ATOM_DEVICE_CRT_SUPPORT
)) {
1189 DAC_LOAD_DETECTION_PS_ALLOCATION args
;
1190 int index
= GetIndexIntoMasterTable(COMMAND
, DAC_LoadDetection
);
1193 memset(&args
, 0, sizeof(args
));
1195 atom_parse_cmd_header(rdev
->mode_info
.atom_context
, index
, &frev
, &crev
);
1197 args
.sDacload
.ucMisc
= 0;
1199 if ((radeon_encoder
->encoder_id
== ENCODER_OBJECT_ID_INTERNAL_DAC1
) ||
1200 (radeon_encoder
->encoder_id
== ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1
))
1201 args
.sDacload
.ucDacType
= ATOM_DAC_A
;
1203 args
.sDacload
.ucDacType
= ATOM_DAC_B
;
1205 if (radeon_connector
->devices
& ATOM_DEVICE_CRT1_SUPPORT
)
1206 args
.sDacload
.usDeviceID
= cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT
);
1207 else if (radeon_connector
->devices
& ATOM_DEVICE_CRT2_SUPPORT
)
1208 args
.sDacload
.usDeviceID
= cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT
);
1209 else if (radeon_connector
->devices
& ATOM_DEVICE_CV_SUPPORT
) {
1210 args
.sDacload
.usDeviceID
= cpu_to_le16(ATOM_DEVICE_CV_SUPPORT
);
1212 args
.sDacload
.ucMisc
= DAC_LOAD_MISC_YPrPb
;
1213 } else if (radeon_connector
->devices
& ATOM_DEVICE_TV1_SUPPORT
) {
1214 args
.sDacload
.usDeviceID
= cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT
);
1216 args
.sDacload
.ucMisc
= DAC_LOAD_MISC_YPrPb
;
1219 atom_execute_table(rdev
->mode_info
.atom_context
, index
, (uint32_t *)&args
);
1226 static enum drm_connector_status
1227 radeon_atom_dac_detect(struct drm_encoder
*encoder
, struct drm_connector
*connector
)
1229 struct drm_device
*dev
= encoder
->dev
;
1230 struct radeon_device
*rdev
= dev
->dev_private
;
1231 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
1232 struct radeon_connector
*radeon_connector
= to_radeon_connector(connector
);
1233 uint32_t bios_0_scratch
;
1235 if (!atombios_dac_load_detect(encoder
, connector
)) {
1236 DRM_DEBUG("detect returned false \n");
1237 return connector_status_unknown
;
1240 if (rdev
->family
>= CHIP_R600
)
1241 bios_0_scratch
= RREG32(R600_BIOS_0_SCRATCH
);
1243 bios_0_scratch
= RREG32(RADEON_BIOS_0_SCRATCH
);
1245 DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch
, radeon_encoder
->devices
);
1246 if (radeon_connector
->devices
& ATOM_DEVICE_CRT1_SUPPORT
) {
1247 if (bios_0_scratch
& ATOM_S0_CRT1_MASK
)
1248 return connector_status_connected
;
1250 if (radeon_connector
->devices
& ATOM_DEVICE_CRT2_SUPPORT
) {
1251 if (bios_0_scratch
& ATOM_S0_CRT2_MASK
)
1252 return connector_status_connected
;
1254 if (radeon_connector
->devices
& ATOM_DEVICE_CV_SUPPORT
) {
1255 if (bios_0_scratch
& (ATOM_S0_CV_MASK
|ATOM_S0_CV_MASK_A
))
1256 return connector_status_connected
;
1258 if (radeon_connector
->devices
& ATOM_DEVICE_TV1_SUPPORT
) {
1259 if (bios_0_scratch
& (ATOM_S0_TV1_COMPOSITE
| ATOM_S0_TV1_COMPOSITE_A
))
1260 return connector_status_connected
; /* CTV */
1261 else if (bios_0_scratch
& (ATOM_S0_TV1_SVIDEO
| ATOM_S0_TV1_SVIDEO_A
))
1262 return connector_status_connected
; /* STV */
1264 return connector_status_disconnected
;
1267 static void radeon_atom_encoder_prepare(struct drm_encoder
*encoder
)
1269 radeon_atom_output_lock(encoder
, true);
1270 radeon_atom_encoder_dpms(encoder
, DRM_MODE_DPMS_OFF
);
1272 radeon_encoder_set_active_device(encoder
);
1275 static void radeon_atom_encoder_commit(struct drm_encoder
*encoder
)
1277 radeon_atom_encoder_dpms(encoder
, DRM_MODE_DPMS_ON
);
1278 radeon_atom_output_lock(encoder
, false);
1281 static void radeon_atom_encoder_disable(struct drm_encoder
*encoder
)
1283 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
1284 radeon_atom_encoder_dpms(encoder
, DRM_MODE_DPMS_OFF
);
1285 radeon_encoder
->active_device
= 0;
1288 static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs
= {
1289 .dpms
= radeon_atom_encoder_dpms
,
1290 .mode_fixup
= radeon_atom_mode_fixup
,
1291 .prepare
= radeon_atom_encoder_prepare
,
1292 .mode_set
= radeon_atom_encoder_mode_set
,
1293 .commit
= radeon_atom_encoder_commit
,
1294 .disable
= radeon_atom_encoder_disable
,
1295 /* no detect for TMDS/LVDS yet */
1298 static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs
= {
1299 .dpms
= radeon_atom_encoder_dpms
,
1300 .mode_fixup
= radeon_atom_mode_fixup
,
1301 .prepare
= radeon_atom_encoder_prepare
,
1302 .mode_set
= radeon_atom_encoder_mode_set
,
1303 .commit
= radeon_atom_encoder_commit
,
1304 .detect
= radeon_atom_dac_detect
,
1307 void radeon_enc_destroy(struct drm_encoder
*encoder
)
1309 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
1310 kfree(radeon_encoder
->enc_priv
);
1311 drm_encoder_cleanup(encoder
);
1312 kfree(radeon_encoder
);
1315 static const struct drm_encoder_funcs radeon_atom_enc_funcs
= {
1316 .destroy
= radeon_enc_destroy
,
1319 struct radeon_encoder_atom_dac
*
1320 radeon_atombios_set_dac_info(struct radeon_encoder
*radeon_encoder
)
1322 struct radeon_encoder_atom_dac
*dac
= kzalloc(sizeof(struct radeon_encoder_atom_dac
), GFP_KERNEL
);
1327 dac
->tv_std
= TV_STD_NTSC
;
1331 struct radeon_encoder_atom_dig
*
1332 radeon_atombios_set_dig_info(struct radeon_encoder
*radeon_encoder
)
1334 struct radeon_encoder_atom_dig
*dig
= kzalloc(sizeof(struct radeon_encoder_atom_dig
), GFP_KERNEL
);
1339 /* coherent mode by default */
1340 dig
->coherent_mode
= true;
1346 radeon_add_atom_encoder(struct drm_device
*dev
, uint32_t encoder_id
, uint32_t supported_device
)
1348 struct radeon_device
*rdev
= dev
->dev_private
;
1349 struct drm_encoder
*encoder
;
1350 struct radeon_encoder
*radeon_encoder
;
1352 /* see if we already added it */
1353 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
, head
) {
1354 radeon_encoder
= to_radeon_encoder(encoder
);
1355 if (radeon_encoder
->encoder_id
== encoder_id
) {
1356 radeon_encoder
->devices
|= supported_device
;
1363 radeon_encoder
= kzalloc(sizeof(struct radeon_encoder
), GFP_KERNEL
);
1364 if (!radeon_encoder
)
1367 encoder
= &radeon_encoder
->base
;
1368 if (rdev
->flags
& RADEON_SINGLE_CRTC
)
1369 encoder
->possible_crtcs
= 0x1;
1371 encoder
->possible_crtcs
= 0x3;
1372 encoder
->possible_clones
= 0;
1374 radeon_encoder
->enc_priv
= NULL
;
1376 radeon_encoder
->encoder_id
= encoder_id
;
1377 radeon_encoder
->devices
= supported_device
;
1378 radeon_encoder
->rmx_type
= RMX_OFF
;
1380 switch (radeon_encoder
->encoder_id
) {
1381 case ENCODER_OBJECT_ID_INTERNAL_LVDS
:
1382 case ENCODER_OBJECT_ID_INTERNAL_TMDS1
:
1383 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1
:
1384 case ENCODER_OBJECT_ID_INTERNAL_LVTM1
:
1385 if (radeon_encoder
->devices
& (ATOM_DEVICE_LCD_SUPPORT
)) {
1386 radeon_encoder
->rmx_type
= RMX_FULL
;
1387 drm_encoder_init(dev
, encoder
, &radeon_atom_enc_funcs
, DRM_MODE_ENCODER_LVDS
);
1388 radeon_encoder
->enc_priv
= radeon_atombios_get_lvds_info(radeon_encoder
);
1390 drm_encoder_init(dev
, encoder
, &radeon_atom_enc_funcs
, DRM_MODE_ENCODER_TMDS
);
1391 radeon_encoder
->enc_priv
= radeon_atombios_set_dig_info(radeon_encoder
);
1393 drm_encoder_helper_add(encoder
, &radeon_atom_dig_helper_funcs
);
1395 case ENCODER_OBJECT_ID_INTERNAL_DAC1
:
1396 drm_encoder_init(dev
, encoder
, &radeon_atom_enc_funcs
, DRM_MODE_ENCODER_DAC
);
1397 drm_encoder_helper_add(encoder
, &radeon_atom_dac_helper_funcs
);
1399 case ENCODER_OBJECT_ID_INTERNAL_DAC2
:
1400 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1
:
1401 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2
:
1402 drm_encoder_init(dev
, encoder
, &radeon_atom_enc_funcs
, DRM_MODE_ENCODER_TVDAC
);
1403 radeon_encoder
->enc_priv
= radeon_atombios_set_dac_info(radeon_encoder
);
1404 drm_encoder_helper_add(encoder
, &radeon_atom_dac_helper_funcs
);
1406 case ENCODER_OBJECT_ID_INTERNAL_DVO1
:
1407 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1
:
1408 case ENCODER_OBJECT_ID_INTERNAL_DDI
:
1409 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY
:
1410 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA
:
1411 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1
:
1412 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2
:
1413 if (radeon_encoder
->devices
& (ATOM_DEVICE_LCD_SUPPORT
)) {
1414 radeon_encoder
->rmx_type
= RMX_FULL
;
1415 drm_encoder_init(dev
, encoder
, &radeon_atom_enc_funcs
, DRM_MODE_ENCODER_LVDS
);
1416 radeon_encoder
->enc_priv
= radeon_atombios_get_lvds_info(radeon_encoder
);
1418 drm_encoder_init(dev
, encoder
, &radeon_atom_enc_funcs
, DRM_MODE_ENCODER_TMDS
);
1419 radeon_encoder
->enc_priv
= radeon_atombios_set_dig_info(radeon_encoder
);
1421 drm_encoder_helper_add(encoder
, &radeon_atom_dig_helper_funcs
);