1 /* linux/arch/arm/mach-s3c2440/mach-rx3715.c
3 * Copyright (c) 2003,2004 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
6 * http://www.handhelds.org/projects/rx3715.html
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
14 #include <linux/kernel.h>
15 #include <linux/types.h>
16 #include <linux/interrupt.h>
17 #include <linux/list.h>
18 #include <linux/timer.h>
19 #include <linux/init.h>
20 #include <linux/tty.h>
21 #include <linux/console.h>
22 #include <linux/sysdev.h>
23 #include <linux/platform_device.h>
24 #include <linux/serial_core.h>
25 #include <linux/serial.h>
27 #include <linux/mtd/mtd.h>
28 #include <linux/mtd/nand.h>
29 #include <linux/mtd/nand_ecc.h>
30 #include <linux/mtd/partitions.h>
32 #include <asm/mach/arch.h>
33 #include <asm/mach/map.h>
34 #include <asm/mach/irq.h>
36 #include <mach/hardware.h>
38 #include <asm/mach-types.h>
40 #include <plat/regs-serial.h>
41 #include <mach/regs-gpio.h>
42 #include <mach/regs-lcd.h>
44 #include <mach/h1940.h>
45 #include <plat/nand.h>
48 #include <plat/clock.h>
49 #include <plat/devs.h>
53 static struct map_desc rx3715_iodesc
[] __initdata
= {
54 /* dump ISA space somewhere unused */
57 .virtual = (u32
)S3C24XX_VA_ISA_WORD
,
58 .pfn
= __phys_to_pfn(S3C2410_CS3
),
62 .virtual = (u32
)S3C24XX_VA_ISA_BYTE
,
63 .pfn
= __phys_to_pfn(S3C2410_CS3
),
70 static struct s3c24xx_uart_clksrc rx3715_serial_clocks
[] = {
79 static struct s3c2410_uartcfg rx3715_uartcfgs
[] = {
86 .clocks
= rx3715_serial_clocks
,
87 .clocks_size
= ARRAY_SIZE(rx3715_serial_clocks
),
95 .clocks
= rx3715_serial_clocks
,
96 .clocks_size
= ARRAY_SIZE(rx3715_serial_clocks
),
101 .uart_flags
= UPF_CONS_FLOW
,
105 .clocks
= rx3715_serial_clocks
,
106 .clocks_size
= ARRAY_SIZE(rx3715_serial_clocks
),
110 /* framebuffer lcd controller information */
112 static struct s3c2410fb_display rx3715_lcdcfg __initdata
= {
113 .lcdcon5
= S3C2410_LCDCON5_INVVLINE
|
114 S3C2410_LCDCON5_FRM565
|
115 S3C2410_LCDCON5_HWSWP
,
117 .type
= S3C2410_LCDCON1_TFT
,
133 static struct s3c2410fb_mach_info rx3715_fb_info __initdata
= {
135 .displays
= &rx3715_lcdcfg
,
137 .default_display
= 0,
141 .gpccon
= 0xaa955699,
142 .gpccon_mask
= 0xffc003cc,
144 .gpcup_mask
= 0xffffffff,
146 .gpdcon
= 0xaa95aaa1,
147 .gpdcon_mask
= 0xffc0fff0,
149 .gpdup_mask
= 0xffffffff,
152 static struct mtd_partition rx3715_nand_part
[] = {
154 .name
= "Whole Flash",
156 .size
= MTDPART_SIZ_FULL
,
157 .mask_flags
= MTD_WRITEABLE
,
161 static struct s3c2410_nand_set rx3715_nand_sets
[] = {
165 .nr_partitions
= ARRAY_SIZE(rx3715_nand_part
),
166 .partitions
= rx3715_nand_part
,
170 static struct s3c2410_platform_nand rx3715_nand_info
= {
174 .nr_sets
= ARRAY_SIZE(rx3715_nand_sets
),
175 .sets
= rx3715_nand_sets
,
178 static struct platform_device
*rx3715_devices
[] __initdata
= {
187 static void __init
rx3715_map_io(void)
189 s3c_device_nand
.dev
.platform_data
= &rx3715_nand_info
;
191 s3c24xx_init_io(rx3715_iodesc
, ARRAY_SIZE(rx3715_iodesc
));
192 s3c24xx_init_clocks(16934000);
193 s3c24xx_init_uarts(rx3715_uartcfgs
, ARRAY_SIZE(rx3715_uartcfgs
));
196 static void __init
rx3715_init_irq(void)
201 static void __init
rx3715_init_machine(void)
203 #ifdef CONFIG_PM_H1940
204 memcpy(phys_to_virt(H1940_SUSPEND_RESUMEAT
), h1940_pm_return
, 1024);
208 s3c24xx_fb_set_platdata(&rx3715_fb_info
);
209 platform_add_devices(rx3715_devices
, ARRAY_SIZE(rx3715_devices
));
212 MACHINE_START(RX3715
, "IPAQ-RX3715")
213 /* Maintainer: Ben Dooks <ben@fluff.org> */
214 .phys_io
= S3C2410_PA_UART
,
215 .io_pg_offst
= (((u32
)S3C24XX_VA_UART
) >> 18) & 0xfffc,
216 .boot_params
= S3C2410_SDRAM_PA
+ 0x100,
217 .map_io
= rx3715_map_io
,
218 .init_irq
= rx3715_init_irq
,
219 .init_machine
= rx3715_init_machine
,
220 .timer
= &s3c24xx_timer
,