1 #ifndef _ASM_X86_PGTABLE_32_H
2 #define _ASM_X86_PGTABLE_32_H
4 #include <asm/pgtable_32_types.h>
7 * The Linux memory management assumes a three-level page table setup. On
8 * the i386, we use that, but "fold" the mid level into the top-level page
9 * table, so that we physically have the same two-level page table as the
12 * This file contains the functions and defines necessary to modify and use
13 * the i386 page table tree.
16 #include <asm/processor.h>
17 #include <asm/fixmap.h>
18 #include <linux/threads.h>
19 #include <asm/paravirt.h>
21 #include <linux/bitops.h>
22 #include <linux/slab.h>
23 #include <linux/list.h>
24 #include <linux/spinlock.h>
27 struct vm_area_struct
;
29 extern pgd_t swapper_pg_dir
[1024];
31 static inline void pgtable_cache_init(void) { }
32 static inline void check_pgt_cache(void) { }
33 void paging_init(void);
35 extern void set_pmd_pfn(unsigned long, unsigned long, pgprot_t
);
39 * Define this if things work differently on an i386 and an i486:
40 * it will (on an i486) warn about kernel memory accesses that are
41 * done without a 'access_ok(VERIFY_WRITE,..)'
46 # include <asm/pgtable-3level.h>
48 # include <asm/pgtable-2level.h>
51 #if defined(CONFIG_HIGHPTE)
52 #define pte_offset_map(dir, address) \
53 ((pte_t *)kmap_atomic_pte(pmd_page(*(dir)), KM_PTE0) + \
55 #define pte_offset_map_nested(dir, address) \
56 ((pte_t *)kmap_atomic_pte(pmd_page(*(dir)), KM_PTE1) + \
58 #define pte_unmap(pte) kunmap_atomic((pte), KM_PTE0)
59 #define pte_unmap_nested(pte) kunmap_atomic((pte), KM_PTE1)
61 #define pte_offset_map(dir, address) \
62 ((pte_t *)page_address(pmd_page(*(dir))) + pte_index((address)))
63 #define pte_offset_map_nested(dir, address) pte_offset_map((dir), (address))
64 #define pte_unmap(pte) do { } while (0)
65 #define pte_unmap_nested(pte) do { } while (0)
68 /* Clear a kernel PTE and flush it from the TLB */
69 #define kpte_clear_flush(ptep, vaddr) \
71 pte_clear(&init_mm, (vaddr), (ptep)); \
72 __flush_tlb_one((vaddr)); \
76 * The i386 doesn't have any external MMU info: the kernel page
77 * tables contain all the necessary information.
79 #define update_mmu_cache(vma, address, pte) do { } while (0)
81 #endif /* !__ASSEMBLY__ */
84 * kern_addr_valid() is (1) for FLATMEM and (0) for
85 * SPARSEMEM and DISCONTIGMEM
88 #define kern_addr_valid(addr) (1)
90 #define kern_addr_valid(kaddr) (0)
93 #endif /* _ASM_X86_PGTABLE_32_H */