2 * STX GP3 - 8560 ADS Device Tree Source
4 * Copyright 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
16 compatible = "stx,gp3-8560", "stx,gp3";
34 d-cache-line-size = <32>;
35 i-cache-line-size = <32>;
36 d-cache-size = <32768>;
37 i-cache-size = <32768>;
38 timebase-frequency = <0>;
40 clock-frequency = <0>;
41 next-level-cache = <&L2>;
46 device_type = "memory";
47 reg = <0x00000000 0x10000000>;
54 ranges = <0 0xfdf00000 0x100000>;
55 reg = <0xfdf00000 0x1000>;
57 compatible = "fsl,mpc8560-immr", "simple-bus";
59 memory-controller@2000 {
60 compatible = "fsl,mpc8540-memory-controller";
61 reg = <0x2000 0x1000>;
62 interrupt-parent = <&mpic>;
66 L2: l2-cache-controller@20000 {
67 compatible = "fsl,mpc8540-l2-cache-controller";
68 reg = <0x20000 0x1000>;
69 cache-line-size = <32>;
70 cache-size = <0x40000>; // L2, 256K
71 interrupt-parent = <&mpic>;
79 compatible = "fsl-i2c";
82 interrupt-parent = <&mpic>;
89 compatible = "fsl,mpc8560-dma", "fsl,eloplus-dma";
91 ranges = <0x0 0x21100 0x200>;
94 compatible = "fsl,mpc8560-dma-channel",
95 "fsl,eloplus-dma-channel";
98 interrupt-parent = <&mpic>;
102 compatible = "fsl,mpc8560-dma-channel",
103 "fsl,eloplus-dma-channel";
106 interrupt-parent = <&mpic>;
110 compatible = "fsl,mpc8560-dma-channel",
111 "fsl,eloplus-dma-channel";
114 interrupt-parent = <&mpic>;
118 compatible = "fsl,mpc8560-dma-channel",
119 "fsl,eloplus-dma-channel";
122 interrupt-parent = <&mpic>;
127 enet0: ethernet@24000 {
128 #address-cells = <1>;
131 device_type = "network";
133 compatible = "gianfar";
134 reg = <0x24000 0x1000>;
135 ranges = <0x0 0x24000 0x1000>;
136 local-mac-address = [ 00 00 00 00 00 00 ];
137 interrupts = <29 2 30 2 34 2>;
138 interrupt-parent = <&mpic>;
139 tbi-handle = <&tbi0>;
140 phy-handle = <&phy2>;
143 #address-cells = <1>;
145 compatible = "fsl,gianfar-mdio";
148 phy2: ethernet-phy@2 {
149 interrupt-parent = <&mpic>;
152 device_type = "ethernet-phy";
154 phy4: ethernet-phy@4 {
155 interrupt-parent = <&mpic>;
158 device_type = "ethernet-phy";
162 device_type = "tbi-phy";
167 enet1: ethernet@25000 {
168 #address-cells = <1>;
171 device_type = "network";
173 compatible = "gianfar";
174 reg = <0x25000 0x1000>;
175 ranges = <0x0 0x25000 0x1000>;
176 local-mac-address = [ 00 00 00 00 00 00 ];
177 interrupts = <35 2 36 2 40 2>;
178 interrupt-parent = <&mpic>;
179 tbi-handle = <&tbi1>;
180 phy-handle = <&phy4>;
183 #address-cells = <1>;
185 compatible = "fsl,gianfar-tbi";
190 device_type = "tbi-phy";
196 interrupt-controller;
197 #address-cells = <0>;
198 #interrupt-cells = <2>;
199 reg = <0x40000 0x40000>;
200 compatible = "chrp,open-pic";
201 device_type = "open-pic";
205 #address-cells = <1>;
207 compatible = "fsl,mpc8560-cpm", "fsl,cpm2", "simple-bus";
208 reg = <0x919c0 0x30>;
212 #address-cells = <1>;
214 ranges = <0 0x80000 0x10000>;
217 compatible = "fsl,cpm-muram-data";
218 reg = <0 0x4000 0x9000 0x2000>;
223 compatible = "fsl,mpc8560-brg",
226 reg = <0x919f0 0x10 0x915f0 0x10>;
227 clock-frequency = <0>;
231 interrupt-controller;
232 #address-cells = <0>;
233 #interrupt-cells = <2>;
235 interrupt-parent = <&mpic>;
236 reg = <0x90c00 0x80>;
237 compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic";
240 serial0: serial@91a20 {
241 device_type = "serial";
242 compatible = "fsl,mpc8560-scc-uart",
244 reg = <0x91a20 0x20 0x88100 0x100>;
246 fsl,cpm-command = <0x4a00000>;
248 interrupt-parent = <&cpmpic>;
255 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
259 0x6000 0 0 1 &mpic 1 1
260 0x6000 0 0 2 &mpic 2 1
261 0x6000 0 0 3 &mpic 3 1
262 0x6000 0 0 4 &mpic 4 1
265 0x6800 0 0 1 &mpic 4 1
266 0x6800 0 0 2 &mpic 1 1
267 0x6800 0 0 3 &mpic 2 1
268 0x6800 0 0 4 &mpic 3 1
271 0x7000 0 0 1 &mpic 3 1
272 0x7000 0 0 2 &mpic 4 1
273 0x7000 0 0 3 &mpic 1 1
274 0x7000 0 0 4 &mpic 2 1
277 0x7800 0 0 1 &mpic 2 1
278 0x7800 0 0 2 &mpic 3 1
279 0x7800 0 0 3 &mpic 4 1
280 0x7800 0 0 4 &mpic 1 1>;
282 interrupt-parent = <&mpic>;
285 ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
286 0x01000000 0 0x00000000 0xe2000000 0 0x00100000>;
287 clock-frequency = <66666666>;
288 #interrupt-cells = <1>;
290 #address-cells = <3>;
291 reg = <0xfdf08000 0x1000>;
292 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";