2 * GE Fanuc SBC310 Device Tree Source
4 * Copyright 2008 GE Fanuc Intelligent Platforms Embedded Systems, Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
11 * Based on: SBS CM6 Device Tree Source
12 * Copyright 2007 SBS Technologies GmbH & Co. KG
13 * And: mpc8641_hpcn.dts (MPC8641 HPCN Device Tree Source)
14 * Copyright 2006 Freescale Semiconductor Inc.
18 * Compiled with dtc -I dts -O dtb -o gef_sbc310.dtb gef_sbc310.dts
25 compatible = "gef,sbc310";
44 d-cache-line-size = <32>; // 32 bytes
45 i-cache-line-size = <32>; // 32 bytes
46 d-cache-size = <32768>; // L1, 32K
47 i-cache-size = <32768>; // L1, 32K
48 timebase-frequency = <0>; // From uboot
49 bus-frequency = <0>; // From uboot
50 clock-frequency = <0>; // From uboot
55 d-cache-line-size = <32>; // 32 bytes
56 i-cache-line-size = <32>; // 32 bytes
57 d-cache-size = <32768>; // L1, 32K
58 i-cache-size = <32768>; // L1, 32K
59 timebase-frequency = <0>; // From uboot
60 bus-frequency = <0>; // From uboot
61 clock-frequency = <0>; // From uboot
66 device_type = "memory";
67 reg = <0x0 0x40000000>; // set by uboot
73 compatible = "fsl,mpc8641-localbus", "simple-bus";
74 reg = <0xfef05000 0x1000>;
76 interrupt-parent = <&mpic>;
78 ranges = <0 0 0xff000000 0x01000000 // 16MB Boot flash
79 1 0 0xe0000000 0x08000000 // Paged Flash 0
80 2 0 0xe8000000 0x08000000 // Paged Flash 1
81 3 0 0xfc100000 0x00020000 // NVRAM
82 4 0 0xfc000000 0x00010000>; // FPGA
84 /* flash@0,0 is a mirror of part of the memory in flash@1,0
86 compatible = "gef,sbc310-firmware-mirror", "cfi-flash";
87 reg = <0x0 0x0 0x01000000>;
94 reg = <0x0 0x01000000>;
101 compatible = "gef,sbc310-paged-flash", "cfi-flash";
102 reg = <0x1 0x0 0x8000000>;
105 #address-cells = <1>;
109 reg = <0x0 0x7800000>;
113 reg = <0x7800000 0x800000>;
119 compatible = "gef,fpga-regs";
120 reg = <0x4 0x0 0x40>;
124 compatible = "gef,sbc310-fpga-wdt", "gef,fpga-wdt-1.00",
126 reg = <0x4 0x2000 0x8>;
127 interrupts = <0x1a 0x4>;
128 interrupt-parent = <&gef_pic>;
132 compatible = "gef,sbc310-fpga-wdt", "gef,fpga-wdt-1.00",
134 reg = <0x4 0x2010 0x8>;
135 interrupts = <0x1b 0x4>;
136 interrupt-parent = <&gef_pic>;
139 gef_pic: pic@4,4000 {
140 #interrupt-cells = <1>;
141 interrupt-controller;
142 compatible = "gef,sbc310-fpga-pic", "gef,fpga-pic";
143 reg = <0x4 0x4000 0x20>;
146 interrupt-parent = <&mpic>;
149 gef_gpio: gpio@4,8000 {
151 compatible = "gef,sbc310-gpio";
152 reg = <0x4 0x8000 0x24>;
158 #address-cells = <1>;
160 #interrupt-cells = <2>;
162 compatible = "fsl,mpc8641-soc", "simple-bus";
163 ranges = <0x0 0xfef00000 0x00100000>;
164 bus-frequency = <33333333>;
167 compatible = "fsl,mcm-law";
173 compatible = "fsl,mpc8641-mcm", "fsl,mcm";
174 reg = <0x1000 0x1000>;
176 interrupt-parent = <&mpic>;
180 #address-cells = <1>;
182 compatible = "fsl-i2c";
183 reg = <0x3000 0x100>;
184 interrupts = <0x2b 0x2>;
185 interrupt-parent = <&mpic>;
189 compatible = "epson,rx8581";
195 #address-cells = <1>;
197 compatible = "fsl-i2c";
198 reg = <0x3100 0x100>;
199 interrupts = <0x2b 0x2>;
200 interrupt-parent = <&mpic>;
204 compatible = "national,lm92";
209 compatible = "adi,adt7461";
214 compatible = "dallas,ds1682";
220 #address-cells = <1>;
222 compatible = "fsl,mpc8641-dma", "fsl,eloplus-dma";
224 ranges = <0x0 0x21100 0x200>;
227 compatible = "fsl,mpc8641-dma-channel",
228 "fsl,eloplus-dma-channel";
231 interrupt-parent = <&mpic>;
235 compatible = "fsl,mpc8641-dma-channel",
236 "fsl,eloplus-dma-channel";
239 interrupt-parent = <&mpic>;
243 compatible = "fsl,mpc8641-dma-channel",
244 "fsl,eloplus-dma-channel";
247 interrupt-parent = <&mpic>;
251 compatible = "fsl,mpc8641-dma-channel",
252 "fsl,eloplus-dma-channel";
255 interrupt-parent = <&mpic>;
260 enet0: ethernet@24000 {
261 #address-cells = <1>;
263 device_type = "network";
265 compatible = "gianfar";
266 reg = <0x24000 0x1000>;
267 ranges = <0x0 0x24000 0x1000>;
268 local-mac-address = [ 00 00 00 00 00 00 ];
269 interrupts = <0x1d 0x2 0x1e 0x2 0x22 0x2>;
270 interrupt-parent = <&mpic>;
271 phy-handle = <&phy0>;
272 phy-connection-type = "gmii";
275 #address-cells = <1>;
277 compatible = "fsl,gianfar-mdio";
280 phy0: ethernet-phy@0 {
281 interrupt-parent = <&gef_pic>;
282 interrupts = <0x9 0x4>;
285 phy2: ethernet-phy@2 {
286 interrupt-parent = <&gef_pic>;
287 interrupts = <0x8 0x4>;
293 enet1: ethernet@26000 {
294 device_type = "network";
296 compatible = "gianfar";
297 reg = <0x26000 0x1000>;
298 local-mac-address = [ 00 00 00 00 00 00 ];
299 interrupts = <0x1f 0x2 0x20 0x2 0x21 0x2>;
300 interrupt-parent = <&mpic>;
301 phy-handle = <&phy2>;
302 phy-connection-type = "gmii";
305 serial0: serial@4500 {
307 device_type = "serial";
308 compatible = "ns16550";
309 reg = <0x4500 0x100>;
310 clock-frequency = <0>;
311 interrupts = <0x2a 0x2>;
312 interrupt-parent = <&mpic>;
315 serial1: serial@4600 {
317 device_type = "serial";
318 compatible = "ns16550";
319 reg = <0x4600 0x100>;
320 clock-frequency = <0>;
321 interrupts = <0x1c 0x2>;
322 interrupt-parent = <&mpic>;
326 clock-frequency = <0>;
327 interrupt-controller;
328 #address-cells = <0>;
329 #interrupt-cells = <2>;
330 reg = <0x40000 0x40000>;
331 compatible = "chrp,open-pic";
332 device_type = "open-pic";
335 global-utilities@e0000 {
336 compatible = "fsl,mpc8641-guts";
337 reg = <0xe0000 0x1000>;
342 pci0: pcie@fef08000 {
343 compatible = "fsl,mpc8641-pcie";
345 #interrupt-cells = <1>;
347 #address-cells = <3>;
348 reg = <0xfef08000 0x1000>;
349 bus-range = <0x0 0xff>;
350 ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x40000000
351 0x01000000 0x0 0x00000000 0xfe000000 0x0 0x00400000>;
352 clock-frequency = <33333333>;
353 interrupt-parent = <&mpic>;
354 interrupts = <0x18 0x2>;
355 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
357 0x0000 0x0 0x0 0x1 &mpic 0x0 0x2
358 0x0000 0x0 0x0 0x2 &mpic 0x1 0x2
359 0x0000 0x0 0x0 0x3 &mpic 0x2 0x2
360 0x0000 0x0 0x0 0x4 &mpic 0x3 0x2
366 #address-cells = <3>;
368 ranges = <0x02000000 0x0 0x80000000
369 0x02000000 0x0 0x80000000
372 0x01000000 0x0 0x00000000
373 0x01000000 0x0 0x00000000
378 pci1: pcie@fef09000 {
379 compatible = "fsl,mpc8641-pcie";
381 #interrupt-cells = <1>;
383 #address-cells = <3>;
384 reg = <0xfef09000 0x1000>;
385 bus-range = <0x0 0xff>;
386 ranges = <0x02000000 0x0 0xc0000000 0xc0000000 0x0 0x20000000
387 0x01000000 0x0 0x00000000 0xfe400000 0x0 0x00400000>;
388 clock-frequency = <33333333>;
389 interrupt-parent = <&mpic>;
390 interrupts = <0x19 0x2>;
391 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
393 0x0000 0x0 0x0 0x1 &mpic 0x4 0x2
394 0x0000 0x0 0x0 0x2 &mpic 0x5 0x2
395 0x0000 0x0 0x0 0x3 &mpic 0x6 0x2
396 0x0000 0x0 0x0 0x4 &mpic 0x7 0x2
402 #address-cells = <3>;
404 ranges = <0x02000000 0x0 0xc0000000
405 0x02000000 0x0 0xc0000000
408 0x01000000 0x0 0x00000000
409 0x01000000 0x0 0x00000000