2 * MPC8377E RDB Device Tree Source
4 * Copyright 2007, 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 compatible = "fsl,mpc8377rdb";
36 d-cache-line-size = <32>;
37 i-cache-line-size = <32>;
38 d-cache-size = <32768>;
39 i-cache-size = <32768>;
40 timebase-frequency = <0>;
42 clock-frequency = <0>;
47 device_type = "memory";
48 reg = <0x00000000 0x10000000>; // 256MB at 0
54 compatible = "fsl,mpc8377-elbc", "fsl,elbc", "simple-bus";
55 reg = <0xe0005000 0x1000>;
56 interrupts = <77 0x8>;
57 interrupt-parent = <&ipic>;
59 // CS0 and CS1 are swapped when
60 // booting from nand, but the
61 // addresses are the same.
62 ranges = <0x0 0x0 0xfe000000 0x00800000
63 0x1 0x0 0xe0600000 0x00008000
64 0x2 0x0 0xf0000000 0x00020000
65 0x3 0x0 0xfa000000 0x00008000>;
70 compatible = "cfi-flash";
71 reg = <0x0 0x0 0x800000>;
79 compatible = "fsl,mpc8377-fcm-nand",
81 reg = <0x1 0x0 0x8000>;
89 reg = <0x100000 0x300000>;
92 reg = <0x400000 0x1c00000>;
101 compatible = "simple-bus";
102 ranges = <0x0 0xe0000000 0x00100000>;
103 reg = <0xe0000000 0x00000200>;
107 device_type = "watchdog";
108 compatible = "mpc83xx_wdt";
112 gpio1: gpio-controller@c00 {
114 compatible = "fsl,mpc8377-gpio", "fsl,mpc8349-gpio";
116 interrupts = <74 0x8>;
117 interrupt-parent = <&ipic>;
121 gpio2: gpio-controller@d00 {
123 compatible = "fsl,mpc8377-gpio", "fsl,mpc8349-gpio";
125 interrupts = <75 0x8>;
126 interrupt-parent = <&ipic>;
131 #address-cells = <1>;
133 compatible = "simple-bus";
134 sleep = <&pmc 0x0c000000>;
138 #address-cells = <1>;
141 compatible = "fsl-i2c";
142 reg = <0x3000 0x100>;
143 interrupts = <14 0x8>;
144 interrupt-parent = <&ipic>;
148 compatible = "national,lm75";
153 compatible = "at24,24c256";
158 compatible = "dallas,ds1339";
164 compatible = "fsl,mc9s08qg8-mpc8377erdb",
165 "fsl,mcu-mpc8349emitx";
172 compatible = "fsl,mpc8377-esdhc", "fsl,esdhc";
173 reg = <0x2e000 0x1000>;
174 interrupts = <42 0x8>;
175 interrupt-parent = <&ipic>;
177 /* Filled in by U-Boot */
178 clock-frequency = <111111111>;
183 #address-cells = <1>;
186 compatible = "fsl-i2c";
187 reg = <0x3100 0x100>;
188 interrupts = <15 0x8>;
189 interrupt-parent = <&ipic>;
195 compatible = "fsl,spi";
196 reg = <0x7000 0x1000>;
197 interrupts = <16 0x8>;
198 interrupt-parent = <&ipic>;
203 #address-cells = <1>;
205 compatible = "fsl,mpc8377-dma", "fsl,elo-dma";
207 ranges = <0 0x8100 0x1a8>;
208 interrupt-parent = <&ipic>;
212 compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
215 interrupt-parent = <&ipic>;
219 compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
222 interrupt-parent = <&ipic>;
226 compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
229 interrupt-parent = <&ipic>;
233 compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
236 interrupt-parent = <&ipic>;
242 compatible = "fsl-usb2-dr";
243 reg = <0x23000 0x1000>;
244 #address-cells = <1>;
246 interrupt-parent = <&ipic>;
247 interrupts = <38 0x8>;
249 sleep = <&pmc 0x00c00000>;
252 enet0: ethernet@24000 {
253 #address-cells = <1>;
256 device_type = "network";
258 compatible = "gianfar";
259 reg = <0x24000 0x1000>;
260 ranges = <0x0 0x24000 0x1000>;
261 local-mac-address = [ 00 00 00 00 00 00 ];
262 interrupts = <32 0x8 33 0x8 34 0x8>;
263 phy-connection-type = "mii";
264 interrupt-parent = <&ipic>;
265 tbi-handle = <&tbi0>;
266 phy-handle = <&phy2>;
267 sleep = <&pmc 0xc0000000>;
271 #address-cells = <1>;
273 compatible = "fsl,gianfar-mdio";
276 phy2: ethernet-phy@2 {
277 interrupt-parent = <&ipic>;
278 interrupts = <17 0x8>;
280 device_type = "ethernet-phy";
285 device_type = "tbi-phy";
290 enet1: ethernet@25000 {
291 #address-cells = <1>;
294 device_type = "network";
296 compatible = "gianfar";
297 reg = <0x25000 0x1000>;
298 ranges = <0x0 0x25000 0x1000>;
299 local-mac-address = [ 00 00 00 00 00 00 ];
300 interrupts = <35 0x8 36 0x8 37 0x8>;
301 phy-connection-type = "mii";
302 interrupt-parent = <&ipic>;
303 fixed-link = <1 1 1000 0 0>;
304 tbi-handle = <&tbi1>;
305 sleep = <&pmc 0x30000000>;
309 #address-cells = <1>;
311 compatible = "fsl,gianfar-tbi";
316 device_type = "tbi-phy";
321 serial0: serial@4500 {
323 device_type = "serial";
324 compatible = "ns16550";
325 reg = <0x4500 0x100>;
326 clock-frequency = <0>;
327 interrupts = <9 0x8>;
328 interrupt-parent = <&ipic>;
331 serial1: serial@4600 {
333 device_type = "serial";
334 compatible = "ns16550";
335 reg = <0x4600 0x100>;
336 clock-frequency = <0>;
337 interrupts = <10 0x8>;
338 interrupt-parent = <&ipic>;
342 compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
343 "fsl,sec2.1", "fsl,sec2.0";
344 reg = <0x30000 0x10000>;
345 interrupts = <11 0x8>;
346 interrupt-parent = <&ipic>;
347 fsl,num-channels = <4>;
348 fsl,channel-fifo-len = <24>;
349 fsl,exec-units-mask = <0x9fe>;
350 fsl,descriptor-types-mask = <0x3ab0ebf>;
351 sleep = <&pmc 0x03000000>;
355 compatible = "fsl,mpc8377-sata", "fsl,pq-sata";
356 reg = <0x18000 0x1000>;
357 interrupts = <44 0x8>;
358 interrupt-parent = <&ipic>;
359 sleep = <&pmc 0x000000c0>;
363 compatible = "fsl,mpc8377-sata", "fsl,pq-sata";
364 reg = <0x19000 0x1000>;
365 interrupts = <45 0x8>;
366 interrupt-parent = <&ipic>;
367 sleep = <&pmc 0x00000030>;
371 * interrupts cell = <intr #, sense>
372 * sense values match linux IORESOURCE_IRQ_* defines:
373 * sense == 8: Level, low assertion
374 * sense == 2: Edge, high-to-low change
376 ipic: interrupt-controller@700 {
377 compatible = "fsl,ipic";
378 interrupt-controller;
379 #address-cells = <0>;
380 #interrupt-cells = <2>;
385 compatible = "fsl,mpc8377-pmc", "fsl,mpc8349-pmc";
386 reg = <0xb00 0x100 0xa00 0x100>;
387 interrupts = <80 0x8>;
388 interrupt-parent = <&ipic>;
393 interrupt-map-mask = <0xf800 0 0 7>;
395 /* IRQ5 = 21 = 0x15, IRQ6 = 0x16, IRQ7 = 23 = 0x17 */
397 /* IDSEL AD14 IRQ6 inta */
398 0x7000 0x0 0x0 0x1 &ipic 22 0x8
400 /* IDSEL AD15 IRQ5 inta, IRQ6 intb, IRQ7 intd */
401 0x7800 0x0 0x0 0x1 &ipic 21 0x8
402 0x7800 0x0 0x0 0x2 &ipic 22 0x8
403 0x7800 0x0 0x0 0x4 &ipic 23 0x8
405 /* IDSEL AD28 IRQ7 inta, IRQ5 intb IRQ6 intc*/
406 0xE000 0x0 0x0 0x1 &ipic 23 0x8
407 0xE000 0x0 0x0 0x2 &ipic 21 0x8
408 0xE000 0x0 0x0 0x3 &ipic 22 0x8>;
409 interrupt-parent = <&ipic>;
410 interrupts = <66 0x8>;
412 ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
413 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
414 0x01000000 0x0 0x00000000 0xe0300000 0x0 0x00100000>;
415 sleep = <&pmc 0x00010000>;
416 clock-frequency = <66666666>;
417 #interrupt-cells = <1>;
419 #address-cells = <3>;
420 reg = <0xe0008500 0x100 /* internal registers */
421 0xe0008300 0x8>; /* config space access registers */
422 compatible = "fsl,mpc8349-pci";
426 pci1: pcie@e0009000 {
427 #address-cells = <3>;
429 #interrupt-cells = <1>;
431 compatible = "fsl,mpc8377-pcie", "fsl,mpc8314-pcie";
432 reg = <0xe0009000 0x00001000>;
433 ranges = <0x02000000 0 0xa8000000 0xa8000000 0 0x10000000
434 0x01000000 0 0x00000000 0xb8000000 0 0x00800000>;
436 interrupt-map-mask = <0xf800 0 0 7>;
437 interrupt-map = <0 0 0 1 &ipic 1 8
441 sleep = <&pmc 0x00300000>;
442 clock-frequency = <0>;
445 #address-cells = <3>;
449 ranges = <0x02000000 0 0xa8000000
450 0x02000000 0 0xa8000000
452 0x01000000 0 0x00000000
453 0x01000000 0 0x00000000
458 pci2: pcie@e000a000 {
459 #address-cells = <3>;
461 #interrupt-cells = <1>;
463 compatible = "fsl,mpc8377-pcie", "fsl,mpc8314-pcie";
464 reg = <0xe000a000 0x00001000>;
465 ranges = <0x02000000 0 0xc8000000 0xc8000000 0 0x10000000
466 0x01000000 0 0x00000000 0xd8000000 0 0x00800000>;
468 interrupt-map-mask = <0xf800 0 0 7>;
469 interrupt-map = <0 0 0 1 &ipic 2 8
473 sleep = <&pmc 0x000c0000>;
474 clock-frequency = <0>;
477 #address-cells = <3>;
481 ranges = <0x02000000 0 0xc8000000
482 0x02000000 0 0xc8000000
484 0x01000000 0 0x00000000
485 0x01000000 0 0x00000000