2 * SH3 Setup code for SH7706, SH7707, SH7708, SH7709
4 * Copyright (C) 2007 Magnus Damm
5 * Copyright (C) 2009 Paul Mundt
7 * Based on setup-sh7709.c
9 * Copyright (C) 2006 Paul Mundt
11 * This file is subject to the terms and conditions of the GNU General Public
12 * License. See the file "COPYING" in the main directory of this archive
15 #include <linux/init.h>
17 #include <linux/irq.h>
18 #include <linux/platform_device.h>
19 #include <linux/serial.h>
20 #include <linux/serial_sci.h>
21 #include <linux/sh_timer.h>
26 /* interrupt sources */
27 IRQ0
, IRQ1
, IRQ2
, IRQ3
, IRQ4
, IRQ5
,
29 DMAC
, SCIF0
, SCIF2
, SCI
, ADC_ADI
,
35 static struct intc_vect vectors
[] __initdata
= {
36 INTC_VECT(TMU0
, 0x400), INTC_VECT(TMU1
, 0x420),
37 INTC_VECT(TMU2
, 0x440), INTC_VECT(TMU2
, 0x460),
38 INTC_VECT(RTC
, 0x480), INTC_VECT(RTC
, 0x4a0),
39 INTC_VECT(RTC
, 0x4c0),
40 INTC_VECT(SCI
, 0x4e0), INTC_VECT(SCI
, 0x500),
41 INTC_VECT(SCI
, 0x520), INTC_VECT(SCI
, 0x540),
42 INTC_VECT(WDT
, 0x560),
43 INTC_VECT(REF
, 0x580),
44 INTC_VECT(REF
, 0x5a0),
45 #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
46 defined(CONFIG_CPU_SUBTYPE_SH7707) || \
47 defined(CONFIG_CPU_SUBTYPE_SH7709)
48 /* IRQ0->5 are handled in setup-sh3.c */
49 INTC_VECT(DMAC
, 0x800), INTC_VECT(DMAC
, 0x820),
50 INTC_VECT(DMAC
, 0x840), INTC_VECT(DMAC
, 0x860),
51 INTC_VECT(ADC_ADI
, 0x980),
52 INTC_VECT(SCIF2
, 0x900), INTC_VECT(SCIF2
, 0x920),
53 INTC_VECT(SCIF2
, 0x940), INTC_VECT(SCIF2
, 0x960),
55 #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
56 defined(CONFIG_CPU_SUBTYPE_SH7709)
57 INTC_VECT(PINT07
, 0x700), INTC_VECT(PINT815
, 0x720),
58 INTC_VECT(SCIF0
, 0x880), INTC_VECT(SCIF0
, 0x8a0),
59 INTC_VECT(SCIF0
, 0x8c0), INTC_VECT(SCIF0
, 0x8e0),
61 #if defined(CONFIG_CPU_SUBTYPE_SH7707)
62 INTC_VECT(LCDC
, 0x9a0),
63 INTC_VECT(PCC0
, 0x9c0), INTC_VECT(PCC1
, 0x9e0),
67 static struct intc_prio_reg prio_registers
[] __initdata
= {
68 { 0xfffffee2, 0, 16, 4, /* IPRA */ { TMU0
, TMU1
, TMU2
, RTC
} },
69 { 0xfffffee4, 0, 16, 4, /* IPRB */ { WDT
, REF
, SCI
, 0 } },
70 #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
71 defined(CONFIG_CPU_SUBTYPE_SH7707) || \
72 defined(CONFIG_CPU_SUBTYPE_SH7709)
73 { 0xa4000016, 0, 16, 4, /* IPRC */ { IRQ3
, IRQ2
, IRQ1
, IRQ0
} },
74 { 0xa4000018, 0, 16, 4, /* IPRD */ { 0, 0, IRQ5
, IRQ4
} },
75 { 0xa400001a, 0, 16, 4, /* IPRE */ { DMAC
, 0, SCIF2
, ADC_ADI
} },
77 #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
78 defined(CONFIG_CPU_SUBTYPE_SH7709)
79 { 0xa4000018, 0, 16, 4, /* IPRD */ { PINT07
, PINT815
, } },
80 { 0xa400001a, 0, 16, 4, /* IPRE */ { 0, SCIF0
} },
82 #if defined(CONFIG_CPU_SUBTYPE_SH7707)
83 { 0xa400001c, 0, 16, 4, /* IPRF */ { 0, LCDC
, PCC0
, PCC1
, } },
87 static DECLARE_INTC_DESC(intc_desc
, "sh770x", vectors
, NULL
,
88 NULL
, prio_registers
, NULL
);
90 static struct resource rtc_resources
[] = {
93 .end
= 0xfffffec0 + 0x1e,
94 .flags
= IORESOURCE_IO
,
98 .flags
= IORESOURCE_IRQ
,
102 static struct platform_device rtc_device
= {
105 .num_resources
= ARRAY_SIZE(rtc_resources
),
106 .resource
= rtc_resources
,
109 static struct plat_sci_port sci_platform_data
[] = {
111 .mapbase
= 0xfffffe80,
112 .flags
= UPF_BOOT_AUTOCONF
,
114 .irqs
= { 23, 23, 23, 0 },
116 #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
117 defined(CONFIG_CPU_SUBTYPE_SH7707) || \
118 defined(CONFIG_CPU_SUBTYPE_SH7709)
120 .mapbase
= 0xa4000150,
121 .flags
= UPF_BOOT_AUTOCONF
,
123 .irqs
= { 56, 56, 56, 56 },
126 #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
127 defined(CONFIG_CPU_SUBTYPE_SH7709)
129 .mapbase
= 0xa4000140,
130 .flags
= UPF_BOOT_AUTOCONF
,
132 .irqs
= { 52, 52, 52, 52 },
140 static struct platform_device sci_device
= {
144 .platform_data
= sci_platform_data
,
148 static struct sh_timer_config tmu0_platform_data
= {
150 .channel_offset
= 0x02,
152 .clk
= "peripheral_clk",
153 .clockevent_rating
= 200,
156 static struct resource tmu0_resources
[] = {
161 .flags
= IORESOURCE_MEM
,
165 .flags
= IORESOURCE_IRQ
,
169 static struct platform_device tmu0_device
= {
173 .platform_data
= &tmu0_platform_data
,
175 .resource
= tmu0_resources
,
176 .num_resources
= ARRAY_SIZE(tmu0_resources
),
179 static struct sh_timer_config tmu1_platform_data
= {
181 .channel_offset
= 0xe,
183 .clk
= "peripheral_clk",
184 .clocksource_rating
= 200,
187 static struct resource tmu1_resources
[] = {
192 .flags
= IORESOURCE_MEM
,
196 .flags
= IORESOURCE_IRQ
,
200 static struct platform_device tmu1_device
= {
204 .platform_data
= &tmu1_platform_data
,
206 .resource
= tmu1_resources
,
207 .num_resources
= ARRAY_SIZE(tmu1_resources
),
210 static struct sh_timer_config tmu2_platform_data
= {
212 .channel_offset
= 0x1a,
214 .clk
= "peripheral_clk",
217 static struct resource tmu2_resources
[] = {
222 .flags
= IORESOURCE_MEM
,
226 .flags
= IORESOURCE_IRQ
,
230 static struct platform_device tmu2_device
= {
234 .platform_data
= &tmu2_platform_data
,
236 .resource
= tmu2_resources
,
237 .num_resources
= ARRAY_SIZE(tmu2_resources
),
240 static struct platform_device
*sh770x_devices
[] __initdata
= {
248 static int __init
sh770x_devices_setup(void)
250 return platform_add_devices(sh770x_devices
,
251 ARRAY_SIZE(sh770x_devices
));
253 arch_initcall(sh770x_devices_setup
);
255 static struct platform_device
*sh770x_early_devices
[] __initdata
= {
261 void __init
plat_early_device_setup(void)
263 early_platform_add_devices(sh770x_early_devices
,
264 ARRAY_SIZE(sh770x_early_devices
));
267 void __init
plat_irq_setup(void)
269 register_intc_controller(&intc_desc
);
270 #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
271 defined(CONFIG_CPU_SUBTYPE_SH7707) || \
272 defined(CONFIG_CPU_SUBTYPE_SH7709)
273 plat_irq_setup_sh3();