Full support for Ginger Console
[linux-ginger.git] / drivers / gpu / drm / i915 / dvo_ivch.c
blobaa176f9921fe2c772ade093f67d970647b175f34
1 /*
2 * Copyright © 2006 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
28 #include "dvo.h"
31 * register definitions for the i82807aa.
33 * Documentation on this chipset can be found in datasheet #29069001 at
34 * intel.com.
38 * VCH Revision & GMBus Base Addr
40 #define VR00 0x00
41 # define VR00_BASE_ADDRESS_MASK 0x007f
44 * Functionality Enable
46 #define VR01 0x01
49 * Enable the panel fitter
51 # define VR01_PANEL_FIT_ENABLE (1 << 3)
53 * Enables the LCD display.
55 * This must not be set while VR01_DVO_BYPASS_ENABLE is set.
57 # define VR01_LCD_ENABLE (1 << 2)
58 /** Enables the DVO repeater. */
59 # define VR01_DVO_BYPASS_ENABLE (1 << 1)
60 /** Enables the DVO clock */
61 # define VR01_DVO_ENABLE (1 << 0)
64 * LCD Interface Format
66 #define VR10 0x10
67 /** Enables LVDS output instead of CMOS */
68 # define VR10_LVDS_ENABLE (1 << 4)
69 /** Enables 18-bit LVDS output. */
70 # define VR10_INTERFACE_1X18 (0 << 2)
71 /** Enables 24-bit LVDS or CMOS output */
72 # define VR10_INTERFACE_1X24 (1 << 2)
73 /** Enables 2x18-bit LVDS or CMOS output. */
74 # define VR10_INTERFACE_2X18 (2 << 2)
75 /** Enables 2x24-bit LVDS output */
76 # define VR10_INTERFACE_2X24 (3 << 2)
79 * VR20 LCD Horizontal Display Size
81 #define VR20 0x20
84 * LCD Vertical Display Size
86 #define VR21 0x20
89 * Panel power down status
91 #define VR30 0x30
92 /** Read only bit indicating that the panel is not in a safe poweroff state. */
93 # define VR30_PANEL_ON (1 << 15)
95 #define VR40 0x40
96 # define VR40_STALL_ENABLE (1 << 13)
97 # define VR40_VERTICAL_INTERP_ENABLE (1 << 12)
98 # define VR40_ENHANCED_PANEL_FITTING (1 << 11)
99 # define VR40_HORIZONTAL_INTERP_ENABLE (1 << 10)
100 # define VR40_AUTO_RATIO_ENABLE (1 << 9)
101 # define VR40_CLOCK_GATING_ENABLE (1 << 8)
104 * Panel Fitting Vertical Ratio
105 * (((image_height - 1) << 16) / ((panel_height - 1))) >> 2
107 #define VR41 0x41
110 * Panel Fitting Horizontal Ratio
111 * (((image_width - 1) << 16) / ((panel_width - 1))) >> 2
113 #define VR42 0x42
116 * Horizontal Image Size
118 #define VR43 0x43
120 /* VR80 GPIO 0
122 #define VR80 0x80
123 #define VR81 0x81
124 #define VR82 0x82
125 #define VR83 0x83
126 #define VR84 0x84
127 #define VR85 0x85
128 #define VR86 0x86
129 #define VR87 0x87
131 /* VR88 GPIO 8
133 #define VR88 0x88
135 /* Graphics BIOS scratch 0
137 #define VR8E 0x8E
138 # define VR8E_PANEL_TYPE_MASK (0xf << 0)
139 # define VR8E_PANEL_INTERFACE_CMOS (0 << 4)
140 # define VR8E_PANEL_INTERFACE_LVDS (1 << 4)
141 # define VR8E_FORCE_DEFAULT_PANEL (1 << 5)
143 /* Graphics BIOS scratch 1
145 #define VR8F 0x8F
146 # define VR8F_VCH_PRESENT (1 << 0)
147 # define VR8F_DISPLAY_CONN (1 << 1)
148 # define VR8F_POWER_MASK (0x3c)
149 # define VR8F_POWER_POS (2)
152 struct ivch_priv {
153 bool quiet;
155 uint16_t width, height;
157 uint16_t save_VR01;
158 uint16_t save_VR40;
162 static void ivch_dump_regs(struct intel_dvo_device *dvo);
165 * Reads a register on the ivch.
167 * Each of the 256 registers are 16 bits long.
169 static bool ivch_read(struct intel_dvo_device *dvo, int addr, uint16_t *data)
171 struct ivch_priv *priv = dvo->dev_priv;
172 struct i2c_adapter *adapter = dvo->i2c_bus;
173 struct intel_i2c_chan *i2cbus = container_of(adapter, struct intel_i2c_chan, adapter);
174 u8 out_buf[1];
175 u8 in_buf[2];
177 struct i2c_msg msgs[] = {
179 .addr = dvo->slave_addr,
180 .flags = I2C_M_RD,
181 .len = 0,
184 .addr = 0,
185 .flags = I2C_M_NOSTART,
186 .len = 1,
187 .buf = out_buf,
190 .addr = dvo->slave_addr,
191 .flags = I2C_M_RD | I2C_M_NOSTART,
192 .len = 2,
193 .buf = in_buf,
197 out_buf[0] = addr;
199 if (i2c_transfer(&i2cbus->adapter, msgs, 3) == 3) {
200 *data = (in_buf[1] << 8) | in_buf[0];
201 return true;
204 if (!priv->quiet) {
205 DRM_DEBUG("Unable to read register 0x%02x from %s:%02x.\n",
206 addr, i2cbus->adapter.name, dvo->slave_addr);
208 return false;
211 /** Writes a 16-bit register on the ivch */
212 static bool ivch_write(struct intel_dvo_device *dvo, int addr, uint16_t data)
214 struct ivch_priv *priv = dvo->dev_priv;
215 struct i2c_adapter *adapter = dvo->i2c_bus;
216 struct intel_i2c_chan *i2cbus = container_of(adapter, struct intel_i2c_chan, adapter);
217 u8 out_buf[3];
218 struct i2c_msg msg = {
219 .addr = dvo->slave_addr,
220 .flags = 0,
221 .len = 3,
222 .buf = out_buf,
225 out_buf[0] = addr;
226 out_buf[1] = data & 0xff;
227 out_buf[2] = data >> 8;
229 if (i2c_transfer(&i2cbus->adapter, &msg, 1) == 1)
230 return true;
232 if (!priv->quiet) {
233 DRM_DEBUG("Unable to write register 0x%02x to %s:%d.\n",
234 addr, i2cbus->adapter.name, dvo->slave_addr);
237 return false;
240 /** Probes the given bus and slave address for an ivch */
241 static bool ivch_init(struct intel_dvo_device *dvo,
242 struct i2c_adapter *adapter)
244 struct ivch_priv *priv;
245 uint16_t temp;
247 priv = kzalloc(sizeof(struct ivch_priv), GFP_KERNEL);
248 if (priv == NULL)
249 return false;
251 dvo->i2c_bus = adapter;
252 dvo->dev_priv = priv;
253 priv->quiet = true;
255 if (!ivch_read(dvo, VR00, &temp))
256 goto out;
257 priv->quiet = false;
259 /* Since the identification bits are probably zeroes, which doesn't seem
260 * very unique, check that the value in the base address field matches
261 * the address it's responding on.
263 if ((temp & VR00_BASE_ADDRESS_MASK) != dvo->slave_addr) {
264 DRM_DEBUG("ivch detect failed due to address mismatch "
265 "(%d vs %d)\n",
266 (temp & VR00_BASE_ADDRESS_MASK), dvo->slave_addr);
267 goto out;
270 ivch_read(dvo, VR20, &priv->width);
271 ivch_read(dvo, VR21, &priv->height);
273 return true;
275 out:
276 kfree(priv);
277 return false;
280 static enum drm_connector_status ivch_detect(struct intel_dvo_device *dvo)
282 return connector_status_connected;
285 static enum drm_mode_status ivch_mode_valid(struct intel_dvo_device *dvo,
286 struct drm_display_mode *mode)
288 if (mode->clock > 112000)
289 return MODE_CLOCK_HIGH;
291 return MODE_OK;
294 /** Sets the power state of the panel connected to the ivch */
295 static void ivch_dpms(struct intel_dvo_device *dvo, int mode)
297 int i;
298 uint16_t vr01, vr30, backlight;
300 /* Set the new power state of the panel. */
301 if (!ivch_read(dvo, VR01, &vr01))
302 return;
304 if (mode == DRM_MODE_DPMS_ON)
305 backlight = 1;
306 else
307 backlight = 0;
308 ivch_write(dvo, VR80, backlight);
310 if (mode == DRM_MODE_DPMS_ON)
311 vr01 |= VR01_LCD_ENABLE | VR01_DVO_ENABLE;
312 else
313 vr01 &= ~(VR01_LCD_ENABLE | VR01_DVO_ENABLE);
315 ivch_write(dvo, VR01, vr01);
317 /* Wait for the panel to make its state transition */
318 for (i = 0; i < 100; i++) {
319 if (!ivch_read(dvo, VR30, &vr30))
320 break;
322 if (((vr30 & VR30_PANEL_ON) != 0) == (mode == DRM_MODE_DPMS_ON))
323 break;
324 udelay(1000);
326 /* wait some more; vch may fail to resync sometimes without this */
327 udelay(16 * 1000);
330 static void ivch_mode_set(struct intel_dvo_device *dvo,
331 struct drm_display_mode *mode,
332 struct drm_display_mode *adjusted_mode)
334 uint16_t vr40 = 0;
335 uint16_t vr01;
337 vr01 = 0;
338 vr40 = (VR40_STALL_ENABLE | VR40_VERTICAL_INTERP_ENABLE |
339 VR40_HORIZONTAL_INTERP_ENABLE);
341 if (mode->hdisplay != adjusted_mode->hdisplay ||
342 mode->vdisplay != adjusted_mode->vdisplay) {
343 uint16_t x_ratio, y_ratio;
345 vr01 |= VR01_PANEL_FIT_ENABLE;
346 vr40 |= VR40_CLOCK_GATING_ENABLE;
347 x_ratio = (((mode->hdisplay - 1) << 16) /
348 (adjusted_mode->hdisplay - 1)) >> 2;
349 y_ratio = (((mode->vdisplay - 1) << 16) /
350 (adjusted_mode->vdisplay - 1)) >> 2;
351 ivch_write (dvo, VR42, x_ratio);
352 ivch_write (dvo, VR41, y_ratio);
353 } else {
354 vr01 &= ~VR01_PANEL_FIT_ENABLE;
355 vr40 &= ~VR40_CLOCK_GATING_ENABLE;
357 vr40 &= ~VR40_AUTO_RATIO_ENABLE;
359 ivch_write(dvo, VR01, vr01);
360 ivch_write(dvo, VR40, vr40);
362 ivch_dump_regs(dvo);
365 static void ivch_dump_regs(struct intel_dvo_device *dvo)
367 uint16_t val;
369 ivch_read(dvo, VR00, &val);
370 DRM_DEBUG("VR00: 0x%04x\n", val);
371 ivch_read(dvo, VR01, &val);
372 DRM_DEBUG("VR01: 0x%04x\n", val);
373 ivch_read(dvo, VR30, &val);
374 DRM_DEBUG("VR30: 0x%04x\n", val);
375 ivch_read(dvo, VR40, &val);
376 DRM_DEBUG("VR40: 0x%04x\n", val);
378 /* GPIO registers */
379 ivch_read(dvo, VR80, &val);
380 DRM_DEBUG("VR80: 0x%04x\n", val);
381 ivch_read(dvo, VR81, &val);
382 DRM_DEBUG("VR81: 0x%04x\n", val);
383 ivch_read(dvo, VR82, &val);
384 DRM_DEBUG("VR82: 0x%04x\n", val);
385 ivch_read(dvo, VR83, &val);
386 DRM_DEBUG("VR83: 0x%04x\n", val);
387 ivch_read(dvo, VR84, &val);
388 DRM_DEBUG("VR84: 0x%04x\n", val);
389 ivch_read(dvo, VR85, &val);
390 DRM_DEBUG("VR85: 0x%04x\n", val);
391 ivch_read(dvo, VR86, &val);
392 DRM_DEBUG("VR86: 0x%04x\n", val);
393 ivch_read(dvo, VR87, &val);
394 DRM_DEBUG("VR87: 0x%04x\n", val);
395 ivch_read(dvo, VR88, &val);
396 DRM_DEBUG("VR88: 0x%04x\n", val);
398 /* Scratch register 0 - AIM Panel type */
399 ivch_read(dvo, VR8E, &val);
400 DRM_DEBUG("VR8E: 0x%04x\n", val);
402 /* Scratch register 1 - Status register */
403 ivch_read(dvo, VR8F, &val);
404 DRM_DEBUG("VR8F: 0x%04x\n", val);
407 static void ivch_save(struct intel_dvo_device *dvo)
409 struct ivch_priv *priv = dvo->dev_priv;
411 ivch_read(dvo, VR01, &priv->save_VR01);
412 ivch_read(dvo, VR40, &priv->save_VR40);
415 static void ivch_restore(struct intel_dvo_device *dvo)
417 struct ivch_priv *priv = dvo->dev_priv;
419 ivch_write(dvo, VR01, priv->save_VR01);
420 ivch_write(dvo, VR40, priv->save_VR40);
423 static void ivch_destroy(struct intel_dvo_device *dvo)
425 struct ivch_priv *priv = dvo->dev_priv;
427 if (priv) {
428 kfree(priv);
429 dvo->dev_priv = NULL;
433 struct intel_dvo_dev_ops ivch_ops= {
434 .init = ivch_init,
435 .dpms = ivch_dpms,
436 .save = ivch_save,
437 .restore = ivch_restore,
438 .mode_valid = ivch_mode_valid,
439 .mode_set = ivch_mode_set,
440 .detect = ivch_detect,
441 .dump_regs = ivch_dump_regs,
442 .destroy = ivch_destroy,