OMAP: DISPC: Fix to disable also interface clocks. 2nd.
[linux-ginger.git] / arch / x86 / kernel / acpi / cstate.c
blobc2502eb9aa8355488a7057602bfdfa71134785a7
1 /*
2 * Copyright (C) 2005 Intel Corporation
3 * Venkatesh Pallipadi <venkatesh.pallipadi@intel.com>
4 * - Added _PDC for SMP C-states on Intel CPUs
5 */
7 #include <linux/kernel.h>
8 #include <linux/module.h>
9 #include <linux/init.h>
10 #include <linux/acpi.h>
11 #include <linux/cpu.h>
12 #include <linux/sched.h>
14 #include <acpi/processor.h>
15 #include <asm/acpi.h>
18 * Initialize bm_flags based on the CPU cache properties
19 * On SMP it depends on cache configuration
20 * - When cache is not shared among all CPUs, we flush cache
21 * before entering C3.
22 * - When cache is shared among all CPUs, we use bm_check
23 * mechanism as in UP case
25 * This routine is called only after all the CPUs are online
27 void acpi_processor_power_init_bm_check(struct acpi_processor_flags *flags,
28 unsigned int cpu)
30 struct cpuinfo_x86 *c = &cpu_data(cpu);
32 flags->bm_check = 0;
33 if (num_online_cpus() == 1)
34 flags->bm_check = 1;
35 else if (c->x86_vendor == X86_VENDOR_INTEL) {
37 * Today all CPUs that support C3 share cache.
38 * TBD: This needs to look at cache shared map, once
39 * multi-core detection patch makes to the base.
41 flags->bm_check = 1;
44 EXPORT_SYMBOL(acpi_processor_power_init_bm_check);
46 /* The code below handles cstate entry with monitor-mwait pair on Intel*/
48 struct cstate_entry {
49 struct {
50 unsigned int eax;
51 unsigned int ecx;
52 } states[ACPI_PROCESSOR_MAX_POWER];
54 static struct cstate_entry *cpu_cstate_entry; /* per CPU ptr */
56 static short mwait_supported[ACPI_PROCESSOR_MAX_POWER];
58 #define MWAIT_SUBSTATE_MASK (0xf)
59 #define MWAIT_SUBSTATE_SIZE (4)
61 #define CPUID_MWAIT_LEAF (5)
62 #define CPUID5_ECX_EXTENSIONS_SUPPORTED (0x1)
63 #define CPUID5_ECX_INTERRUPT_BREAK (0x2)
65 #define MWAIT_ECX_INTERRUPT_BREAK (0x1)
67 #define NATIVE_CSTATE_BEYOND_HALT (2)
69 int acpi_processor_ffh_cstate_probe(unsigned int cpu,
70 struct acpi_processor_cx *cx, struct acpi_power_register *reg)
72 struct cstate_entry *percpu_entry;
73 struct cpuinfo_x86 *c = &cpu_data(cpu);
75 cpumask_t saved_mask;
76 int retval;
77 unsigned int eax, ebx, ecx, edx;
78 unsigned int edx_part;
79 unsigned int cstate_type; /* C-state type and not ACPI C-state type */
80 unsigned int num_cstate_subtype;
82 if (!cpu_cstate_entry || c->cpuid_level < CPUID_MWAIT_LEAF )
83 return -1;
85 if (reg->bit_offset != NATIVE_CSTATE_BEYOND_HALT)
86 return -1;
88 percpu_entry = per_cpu_ptr(cpu_cstate_entry, cpu);
89 percpu_entry->states[cx->index].eax = 0;
90 percpu_entry->states[cx->index].ecx = 0;
92 /* Make sure we are running on right CPU */
93 saved_mask = current->cpus_allowed;
94 retval = set_cpus_allowed_ptr(current, &cpumask_of_cpu(cpu));
95 if (retval)
96 return -1;
98 cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &edx);
100 /* Check whether this particular cx_type (in CST) is supported or not */
101 cstate_type = (cx->address >> MWAIT_SUBSTATE_SIZE) + 1;
102 edx_part = edx >> (cstate_type * MWAIT_SUBSTATE_SIZE);
103 num_cstate_subtype = edx_part & MWAIT_SUBSTATE_MASK;
105 retval = 0;
106 if (num_cstate_subtype < (cx->address & MWAIT_SUBSTATE_MASK)) {
107 retval = -1;
108 goto out;
111 /* mwait ecx extensions INTERRUPT_BREAK should be supported for C2/C3 */
112 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
113 !(ecx & CPUID5_ECX_INTERRUPT_BREAK)) {
114 retval = -1;
115 goto out;
117 percpu_entry->states[cx->index].ecx = MWAIT_ECX_INTERRUPT_BREAK;
119 /* Use the hint in CST */
120 percpu_entry->states[cx->index].eax = cx->address;
122 if (!mwait_supported[cstate_type]) {
123 mwait_supported[cstate_type] = 1;
124 printk(KERN_DEBUG "Monitor-Mwait will be used to enter C-%d "
125 "state\n", cx->type);
127 snprintf(cx->desc, ACPI_CX_DESC_LEN, "ACPI FFH INTEL MWAIT 0x%x",
128 cx->address);
130 out:
131 set_cpus_allowed_ptr(current, &saved_mask);
132 return retval;
134 EXPORT_SYMBOL_GPL(acpi_processor_ffh_cstate_probe);
136 void acpi_processor_ffh_cstate_enter(struct acpi_processor_cx *cx)
138 unsigned int cpu = smp_processor_id();
139 struct cstate_entry *percpu_entry;
141 percpu_entry = per_cpu_ptr(cpu_cstate_entry, cpu);
142 mwait_idle_with_hints(percpu_entry->states[cx->index].eax,
143 percpu_entry->states[cx->index].ecx);
145 EXPORT_SYMBOL_GPL(acpi_processor_ffh_cstate_enter);
147 static int __init ffh_cstate_init(void)
149 struct cpuinfo_x86 *c = &boot_cpu_data;
150 if (c->x86_vendor != X86_VENDOR_INTEL)
151 return -1;
153 cpu_cstate_entry = alloc_percpu(struct cstate_entry);
154 return 0;
157 static void __exit ffh_cstate_exit(void)
159 free_percpu(cpu_cstate_entry);
160 cpu_cstate_entry = NULL;
163 arch_initcall(ffh_cstate_init);
164 __exitcall(ffh_cstate_exit);