2 * OMAP3 Power Management Routines
4 * Copyright (C) 2006-2008 Nokia Corporation
5 * Tony Lindgren <tony@atomide.com>
8 * Copyright (C) 2007 Texas Instruments, Inc.
9 * Rajendra Nayak <rnayak@ti.com>
11 * Copyright (C) 2005 Texas Instruments, Inc.
12 * Richard Woodruff <r-woodruff2@ti.com>
14 * Based on pm.c for omap1
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
22 #include <linux/suspend.h>
23 #include <linux/interrupt.h>
24 #include <linux/module.h>
25 #include <linux/list.h>
26 #include <linux/err.h>
27 #include <linux/gpio.h>
28 #include <linux/clk.h>
30 #include <plat/sram.h>
31 #include <plat/clockdomain.h>
32 #include <plat/powerdomain.h>
33 #include <plat/control.h>
34 #include <plat/serial.h>
35 #include <plat/sdrc.h>
36 #include <plat/prcm.h>
37 #include <plat/gpmc.h>
39 #include <plat/dmtimer.h>
41 #include <plat/resource.h>
43 #include <asm/tlbflush.h>
46 #include "cm-regbits-34xx.h"
47 #include "prm-regbits-34xx.h"
49 #include "smartreflex.h"
54 static int regset_save_on_suspend
;
56 /* Scratchpad offsets */
57 #define OMAP343X_TABLE_ADDRESS_OFFSET 0x31
58 #define OMAP343X_TABLE_VALUE_OFFSET 0x30
59 #define OMAP343X_CONTROL_REG_VALUE_OFFSET 0x32
63 u32 wakeup_timer_seconds
;
64 u32 voltage_off_while_idle
;
67 struct powerdomain
*pwrdm
;
72 struct list_head node
;
75 static LIST_HEAD(pwrst_list
);
77 static void (*_omap_sram_idle
)(u32
*addr
, int save_state
);
79 static int (*_omap_save_secure_sram
)(u32
*addr
);
81 static struct powerdomain
*mpu_pwrdm
, *neon_pwrdm
;
82 static struct powerdomain
*core_pwrdm
, *per_pwrdm
;
83 static struct powerdomain
*cam_pwrdm
;
85 static struct prm_setup_times prm_setup
= {
87 .voltsetup_time1
= 0xfff,
88 .voltsetup_time2
= 0xfff,
93 static inline void omap3_per_save_context(void)
95 omap_gpio_save_context();
98 static inline void omap3_per_restore_context(void)
100 omap_gpio_restore_context();
103 static void omap3_enable_io_chain(void)
107 if (omap_rev() >= OMAP3430_REV_ES3_1
) {
108 prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN
, WKUP_MOD
, PM_WKEN
);
109 /* Do a readback to assure write has been done */
110 prm_read_mod_reg(WKUP_MOD
, PM_WKEN
);
112 while (!(prm_read_mod_reg(WKUP_MOD
, PM_WKST
) &
113 OMAP3430_ST_IO_CHAIN
)) {
115 if (timeout
> 1000) {
116 printk(KERN_ERR
"Wake up daisy chain "
117 "activation failed.\n");
120 prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN
,
126 static void omap3_disable_io_chain(void)
128 if (omap_rev() >= OMAP3430_REV_ES3_1
)
129 prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN
, WKUP_MOD
, PM_WKEN
);
132 static void omap3_core_save_context(void)
134 u32 control_padconf_off
;
136 /* Save the padconf registers */
137 control_padconf_off
= omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF
);
138 control_padconf_off
|= START_PADCONF_SAVE
;
139 omap_ctrl_writel(control_padconf_off
, OMAP343X_CONTROL_PADCONF_OFF
);
140 /* wait for the save to complete */
141 while (!omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS
)
144 /* Save the Interrupt controller context */
145 omap_intc_save_context();
146 /* Save the GPMC context */
147 omap3_gpmc_save_context();
148 /* Save the system control module context, padconf already save above*/
149 omap3_control_save_context();
150 omap_dma_global_context_save();
153 static void omap3_core_restore_context(void)
155 /* Restore the control module context, padconf restored by h/w */
156 omap3_control_restore_context();
157 /* Restore the GPMC context */
158 omap3_gpmc_restore_context();
159 /* Restore the interrupt controller context */
160 omap_intc_restore_context();
161 omap_dma_global_context_restore();
165 * FIXME: This function should be called before entering off-mode after
166 * OMAP3 secure services have been accessed. Currently it is only called
167 * once during boot sequence, but this works as we are not using secure
170 static void omap3_save_secure_ram_context(u32 target_mpu_state
)
174 if (omap_type() != OMAP2_DEVICE_TYPE_GP
) {
176 * MPU next state must be set to POWER_ON temporarily,
177 * otherwise the WFI executed inside the ROM code
178 * will hang the system.
180 pwrdm_set_next_pwrst(mpu_pwrdm
, PWRDM_POWER_ON
);
181 ret
= _omap_save_secure_sram((u32
*)
182 __pa(omap3_secure_ram_storage
));
183 pwrdm_set_next_pwrst(mpu_pwrdm
, target_mpu_state
);
184 /* Following is for error tracking, it should not happen */
186 printk(KERN_ERR
"save_secure_sram() returns %08x\n",
195 * PRCM Interrupt Handler Helper Function
197 * The purpose of this function is to clear any wake-up events latched
198 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
199 * may occur whilst attempting to clear a PM_WKST_x register and thus
200 * set another bit in this register. A while loop is used to ensure
201 * that any peripheral wake-up events occurring while attempting to
202 * clear the PM_WKST_x are detected and cleared.
204 static int prcm_clear_mod_irqs(s16 module
, u8 regs
)
206 u32 wkst
, fclk
, iclk
, clken
;
207 u16 wkst_off
= (regs
== 3) ? OMAP3430ES2_PM_WKST3
: PM_WKST1
;
208 u16 fclk_off
= (regs
== 3) ? OMAP3430ES2_CM_FCLKEN3
: CM_FCLKEN1
;
209 u16 iclk_off
= (regs
== 3) ? CM_ICLKEN3
: CM_ICLKEN1
;
210 u16 grpsel_off
= (regs
== 3) ?
211 OMAP3430ES2_PM_MPUGRPSEL3
: OMAP3430_PM_MPUGRPSEL
;
214 wkst
= prm_read_mod_reg(module
, wkst_off
);
215 wkst
&= prm_read_mod_reg(module
, grpsel_off
);
217 iclk
= cm_read_mod_reg(module
, iclk_off
);
218 fclk
= cm_read_mod_reg(module
, fclk_off
);
221 cm_set_mod_reg_bits(clken
, module
, iclk_off
);
223 * For USBHOST, we don't know whether HOST1 or
224 * HOST2 woke us up, so enable both f-clocks
226 if (module
== OMAP3430ES2_USBHOST_MOD
)
227 clken
|= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT
;
228 cm_set_mod_reg_bits(clken
, module
, fclk_off
);
229 prm_write_mod_reg(wkst
, module
, wkst_off
);
230 wkst
= prm_read_mod_reg(module
, wkst_off
);
233 cm_write_mod_reg(iclk
, module
, iclk_off
);
234 cm_write_mod_reg(fclk
, module
, fclk_off
);
240 static int _prcm_int_handle_wakeup(void)
244 c
= prcm_clear_mod_irqs(WKUP_MOD
, 1);
245 c
+= prcm_clear_mod_irqs(CORE_MOD
, 1);
246 c
+= prcm_clear_mod_irqs(OMAP3430_PER_MOD
, 1);
247 if (omap_rev() > OMAP3430_REV_ES1_0
) {
248 c
+= prcm_clear_mod_irqs(CORE_MOD
, 3);
249 c
+= prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD
, 1);
256 * PRCM Interrupt Handler
258 * The PRM_IRQSTATUS_MPU register indicates if there are any pending
259 * interrupts from the PRCM for the MPU. These bits must be cleared in
260 * order to clear the PRCM interrupt. The PRCM interrupt handler is
261 * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
262 * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
263 * register indicates that a wake-up event is pending for the MPU and
264 * this bit can only be cleared if the all the wake-up events latched
265 * in the various PM_WKST_x registers have been cleared. The interrupt
266 * handler is implemented using a do-while loop so that if a wake-up
267 * event occurred during the processing of the prcm interrupt handler
268 * (setting a bit in the corresponding PM_WKST_x register and thus
269 * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
270 * this would be handled.
272 static irqreturn_t
prcm_interrupt_handler (int irq
, void *dev_id
)
278 irqstatus_mpu
= prm_read_mod_reg(OCP_MOD
,
279 OMAP3_PRM_IRQSTATUS_MPU_OFFSET
);
281 if (irqstatus_mpu
& (OMAP3430_WKUP_ST
| OMAP3430_IO_ST
)) {
282 c
= _prcm_int_handle_wakeup();
285 * Is the MPU PRCM interrupt handler racing with the
286 * IVA2 PRCM interrupt handler ?
288 WARN(c
== 0, "prcm: WARNING: PRCM indicated MPU wakeup "
289 "but no wakeup sources are marked\n");
291 /* XXX we need to expand our PRCM interrupt handler */
292 WARN(1, "prcm: WARNING: PRCM interrupt received, but "
293 "no code to handle it (%08x)\n", irqstatus_mpu
);
296 prm_write_mod_reg(irqstatus_mpu
, OCP_MOD
,
297 OMAP3_PRM_IRQSTATUS_MPU_OFFSET
);
299 } while (prm_read_mod_reg(OCP_MOD
, OMAP3_PRM_IRQSTATUS_MPU_OFFSET
));
304 static void restore_control_register(u32 val
)
306 __asm__
__volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val
));
309 /* Function to restore the table entry that was modified for enabling MMU */
310 static void restore_table_entry(void)
312 u32
*scratchpad_address
;
313 u32 previous_value
, control_reg_value
;
316 scratchpad_address
= OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD
);
318 /* Get address of entry that was modified */
319 address
= (u32
*)__raw_readl(scratchpad_address
+
320 OMAP343X_TABLE_ADDRESS_OFFSET
);
321 /* Get the previous value which needs to be restored */
322 previous_value
= __raw_readl(scratchpad_address
+
323 OMAP343X_TABLE_VALUE_OFFSET
);
324 address
= __va(address
);
325 *address
= previous_value
;
327 control_reg_value
= __raw_readl(scratchpad_address
328 + OMAP343X_CONTROL_REG_VALUE_OFFSET
);
329 /* This will enable caches and prediction */
330 restore_control_register(control_reg_value
);
333 void omap_sram_idle(void)
335 /* Variable to tell what needs to be saved and restored
336 * in omap_sram_idle*/
337 /* save_state = 0 => Nothing to save and restored */
338 /* save_state = 1 => Only L1 and logic lost */
339 /* save_state = 2 => Only L2 lost */
340 /* save_state = 3 => L1, L2 and logic lost */
342 int mpu_next_state
= PWRDM_POWER_ON
;
343 int per_next_state
= PWRDM_POWER_ON
;
344 int core_next_state
= PWRDM_POWER_ON
;
345 int core_prev_state
, per_prev_state
;
347 int per_state_modified
= 0;
349 if (!_omap_sram_idle
)
352 pwrdm_clear_all_prev_pwrst(mpu_pwrdm
);
353 pwrdm_clear_all_prev_pwrst(neon_pwrdm
);
354 pwrdm_clear_all_prev_pwrst(core_pwrdm
);
355 pwrdm_clear_all_prev_pwrst(per_pwrdm
);
357 mpu_next_state
= pwrdm_read_next_pwrst(mpu_pwrdm
);
358 switch (mpu_next_state
) {
360 case PWRDM_POWER_RET
:
361 /* No need to save context */
364 case PWRDM_POWER_OFF
:
369 printk(KERN_ERR
"Invalid mpu state in sram_idle\n");
373 pwrdm_pre_transition();
376 if (pwrdm_read_pwrst(neon_pwrdm
) == PWRDM_POWER_ON
)
377 pwrdm_set_next_pwrst(neon_pwrdm
, mpu_next_state
);
380 per_next_state
= pwrdm_read_next_pwrst(per_pwrdm
);
381 core_next_state
= pwrdm_read_next_pwrst(core_pwrdm
);
382 if (per_next_state
< PWRDM_POWER_ON
) {
383 omap_uart_prepare_idle(2);
384 omap2_gpio_prepare_for_idle(per_next_state
);
385 if (per_next_state
== PWRDM_POWER_OFF
) {
386 if (core_next_state
== PWRDM_POWER_ON
) {
387 per_next_state
= PWRDM_POWER_RET
;
388 pwrdm_set_next_pwrst(per_pwrdm
, per_next_state
);
389 per_state_modified
= 1;
391 omap3_per_save_context();
395 if (pwrdm_read_pwrst(cam_pwrdm
) == PWRDM_POWER_ON
)
396 omap2_clkdm_deny_idle(mpu_pwrdm
->pwrdm_clkdms
[0]);
399 if (core_next_state
< PWRDM_POWER_ON
) {
400 /* Disable smartreflex before entering WFI */
401 disable_smartreflex(SR1
);
402 disable_smartreflex(SR2
);
403 omap_uart_prepare_idle(0);
404 omap_uart_prepare_idle(1);
405 if (core_next_state
== PWRDM_POWER_OFF
) {
406 prm_set_mod_reg_bits(OMAP3430_AUTO_OFF
,
408 OMAP3_PRM_VOLTCTRL_OFFSET
);
409 omap3_core_save_context();
410 omap3_prcm_save_context();
412 /* Enable IO-PAD and IO-CHAIN wakeups */
413 prm_set_mod_reg_bits(OMAP3430_EN_IO
, WKUP_MOD
, PM_WKEN
);
414 omap3_enable_io_chain();
418 * On EMU/HS devices ROM code restores a SRDC value
419 * from scratchpad which has automatic self refresh on timeout
420 * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
421 * Hence store/restore the SDRC_POWER register here.
423 if (omap_rev() >= OMAP3430_REV_ES3_0
&&
424 omap_type() != OMAP2_DEVICE_TYPE_GP
&&
425 core_next_state
== PWRDM_POWER_OFF
)
426 sdrc_pwr
= sdrc_read_reg(SDRC_POWER
);
428 if (regset_save_on_suspend
)
429 pm_dbg_regset_save(1);
432 * omap3_arm_context is the location where ARM registers
433 * get saved. The restore path then reads from this
434 * location and restores them back.
436 _omap_sram_idle(omap3_arm_context
, save_state
);
439 /* Restore normal SDRC POWER settings */
440 if (omap_rev() >= OMAP3430_REV_ES3_0
&&
441 omap_type() != OMAP2_DEVICE_TYPE_GP
&&
442 core_next_state
== PWRDM_POWER_OFF
)
443 sdrc_write_reg(sdrc_pwr
, SDRC_POWER
);
445 /* Restore table entry modified during MMU restoration */
446 if (pwrdm_read_prev_pwrst(mpu_pwrdm
) == PWRDM_POWER_OFF
)
447 restore_table_entry();
450 if (core_next_state
< PWRDM_POWER_ON
) {
451 core_prev_state
= pwrdm_read_prev_pwrst(core_pwrdm
);
452 if (core_prev_state
== PWRDM_POWER_OFF
) {
453 omap3_core_restore_context();
454 omap3_prcm_restore_context();
455 omap3_sram_restore_context();
456 omap2_sms_restore_context();
458 omap_uart_resume_idle(0);
459 omap_uart_resume_idle(1);
460 if (core_next_state
== PWRDM_POWER_OFF
)
461 prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF
,
463 OMAP3_PRM_VOLTCTRL_OFFSET
);
464 /* Enable smartreflex after WFI */
465 enable_smartreflex(SR1
);
466 enable_smartreflex(SR2
);
470 if (per_next_state
< PWRDM_POWER_ON
) {
471 per_prev_state
= pwrdm_read_prev_pwrst(per_pwrdm
);
472 if (per_prev_state
== PWRDM_POWER_OFF
) {
473 omap3_per_restore_context();
474 omap3_gpio_restore_pad_context(0);
475 } else if (per_next_state
== PWRDM_POWER_OFF
)
476 omap3_gpio_restore_pad_context(1);
477 omap2_gpio_resume_after_idle();
478 omap_uart_resume_idle(2);
479 if (per_state_modified
)
480 pwrdm_set_next_pwrst(per_pwrdm
, PWRDM_POWER_OFF
);
483 /* Disable IO-PAD and IO-CHAIN wakeup */
484 if (core_next_state
< PWRDM_POWER_ON
) {
485 prm_clear_mod_reg_bits(OMAP3430_EN_IO
, WKUP_MOD
, PM_WKEN
);
486 omap3_disable_io_chain();
490 pwrdm_post_transition();
492 omap2_clkdm_allow_idle(mpu_pwrdm
->pwrdm_clkdms
[0]);
495 int omap3_can_sleep(void)
497 if (!sleep_while_idle
)
499 if (!omap_uart_can_sleep())
504 /* This sets pwrdm state (other than mpu & core. Currently only ON &
505 * RET are supported. Function is assuming that clkdm doesn't have
506 * hw_sup mode enabled. */
507 int set_pwrdm_state(struct powerdomain
*pwrdm
, u32 state
)
510 int sleep_switch
= 0;
513 if (pwrdm
== NULL
|| IS_ERR(pwrdm
))
516 while (!(pwrdm
->pwrsts
& (1 << state
))) {
517 if (state
== PWRDM_POWER_OFF
)
522 cur_state
= pwrdm_read_next_pwrst(pwrdm
);
523 if (cur_state
== state
)
526 if (pwrdm_read_pwrst(pwrdm
) < PWRDM_POWER_ON
) {
527 omap2_clkdm_wakeup(pwrdm
->pwrdm_clkdms
[0]);
529 pwrdm_wait_transition(pwrdm
);
532 ret
= pwrdm_set_next_pwrst(pwrdm
, state
);
534 printk(KERN_ERR
"Unable to set state of powerdomain: %s\n",
540 omap2_clkdm_allow_idle(pwrdm
->pwrdm_clkdms
[0]);
541 pwrdm_wait_transition(pwrdm
);
542 pwrdm_state_switch(pwrdm
);
549 static void omap3_pm_idle(void)
554 if (!omap3_can_sleep())
557 if (omap_irq_pending() || need_resched())
567 #ifdef CONFIG_SUSPEND
568 static suspend_state_t suspend_state
;
570 static void omap2_pm_wakeup_on_timer(u32 seconds
)
572 u32 tick_rate
, cycles
;
577 tick_rate
= clk_get_rate(omap_dm_timer_get_fclk(gptimer_wakeup
));
578 cycles
= tick_rate
* seconds
;
579 omap_dm_timer_stop(gptimer_wakeup
);
580 omap_dm_timer_set_load_start(gptimer_wakeup
, 0, 0xffffffff - cycles
);
582 pr_info("PM: Resume timer in %d secs (%d ticks at %d ticks/sec.)\n",
583 seconds
, cycles
, tick_rate
);
586 static int omap3_pm_prepare(void)
592 static int omap3_pm_suspend(void)
594 struct power_state
*pwrst
;
597 if (wakeup_timer_seconds
)
598 omap2_pm_wakeup_on_timer(wakeup_timer_seconds
);
600 /* Read current next_pwrsts */
601 list_for_each_entry(pwrst
, &pwrst_list
, node
)
602 pwrst
->saved_state
= pwrdm_read_next_pwrst(pwrst
->pwrdm
);
603 /* Set ones wanted by suspend */
604 list_for_each_entry(pwrst
, &pwrst_list
, node
) {
605 if (set_pwrdm_state(pwrst
->pwrdm
, pwrst
->next_state
))
607 if (pwrdm_clear_all_prev_pwrst(pwrst
->pwrdm
))
611 omap_uart_prepare_suspend();
613 regset_save_on_suspend
= 1;
615 regset_save_on_suspend
= 0;
618 /* Restore next_pwrsts */
619 list_for_each_entry(pwrst
, &pwrst_list
, node
) {
620 state
= pwrdm_read_prev_pwrst(pwrst
->pwrdm
);
621 if (state
> pwrst
->next_state
) {
622 printk(KERN_INFO
"Powerdomain (%s) didn't enter "
624 pwrst
->pwrdm
->name
, pwrst
->next_state
);
627 set_pwrdm_state(pwrst
->pwrdm
, pwrst
->saved_state
);
630 printk(KERN_ERR
"Could not enter target state in pm_suspend\n");
632 printk(KERN_INFO
"Successfully put all powerdomains "
633 "to target state\n");
638 static int omap3_pm_enter(suspend_state_t unused
)
642 switch (suspend_state
) {
643 case PM_SUSPEND_STANDBY
:
645 ret
= omap3_pm_suspend();
654 static void omap3_pm_finish(void)
659 /* Hooks to enable / disable UART interrupts during suspend */
660 static int omap3_pm_begin(suspend_state_t state
)
662 suspend_state
= state
;
663 omap_uart_enable_irqs(0);
667 static void omap3_pm_end(void)
669 suspend_state
= PM_SUSPEND_ON
;
670 omap_uart_enable_irqs(1);
674 static struct platform_suspend_ops omap_pm_ops
= {
675 .begin
= omap3_pm_begin
,
677 .prepare
= omap3_pm_prepare
,
678 .enter
= omap3_pm_enter
,
679 .finish
= omap3_pm_finish
,
680 .valid
= suspend_valid_only_mem
,
682 #endif /* CONFIG_SUSPEND */
686 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
689 * In cases where IVA2 is activated by bootcode, it may prevent
690 * full-chip retention or off-mode because it is not idle. This
691 * function forces the IVA2 into idle state so it can go
692 * into retention/off and thus allow full-chip retention/off.
695 static void __init
omap3_iva_idle(void)
697 /* ensure IVA2 clock is disabled */
698 cm_write_mod_reg(0, OMAP3430_IVA2_MOD
, CM_FCLKEN
);
700 /* if no clock activity, nothing else to do */
701 if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD
, OMAP3430_CM_CLKSTST
) &
702 OMAP3430_CLKACTIVITY_IVA2_MASK
))
706 prm_write_mod_reg(OMAP3430_RST1_IVA2
|
709 OMAP3430_IVA2_MOD
, RM_RSTCTRL
);
711 /* Enable IVA2 clock */
712 cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2
,
713 OMAP3430_IVA2_MOD
, CM_FCLKEN
);
715 /* Set IVA2 boot mode to 'idle' */
716 omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE
,
717 OMAP343X_CONTROL_IVA2_BOOTMOD
);
720 prm_write_mod_reg(0, OMAP3430_IVA2_MOD
, RM_RSTCTRL
);
722 /* Disable IVA2 clock */
723 cm_write_mod_reg(0, OMAP3430_IVA2_MOD
, CM_FCLKEN
);
726 prm_write_mod_reg(OMAP3430_RST1_IVA2
|
729 OMAP3430_IVA2_MOD
, RM_RSTCTRL
);
732 static void __init
omap3_d2d_idle(void)
736 /* In a stand alone OMAP3430 where there is not a stacked
737 * modem for the D2D Idle Ack and D2D MStandby must be pulled
738 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
739 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
740 mask
= (1 << 4) | (1 << 3); /* pull-up, enabled */
741 padconf
= omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY
);
743 omap_ctrl_writew(padconf
, OMAP3_PADCONF_SAD2D_MSTANDBY
);
745 padconf
= omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK
);
747 omap_ctrl_writew(padconf
, OMAP3_PADCONF_SAD2D_IDLEACK
);
750 prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON
|
751 OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST
,
752 CORE_MOD
, RM_RSTCTRL
);
753 prm_write_mod_reg(0, CORE_MOD
, RM_RSTCTRL
);
756 static void __init
prcm_setup_regs(void)
758 /* XXX Reset all wkdeps. This should be done when initializing
760 prm_write_mod_reg(0, OMAP3430_IVA2_MOD
, PM_WKDEP
);
761 prm_write_mod_reg(0, MPU_MOD
, PM_WKDEP
);
762 prm_write_mod_reg(0, OMAP3430_DSS_MOD
, PM_WKDEP
);
763 prm_write_mod_reg(0, OMAP3430_NEON_MOD
, PM_WKDEP
);
764 prm_write_mod_reg(0, OMAP3430_CAM_MOD
, PM_WKDEP
);
765 prm_write_mod_reg(0, OMAP3430_PER_MOD
, PM_WKDEP
);
766 if (omap_rev() > OMAP3430_REV_ES1_0
) {
767 prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD
, PM_WKDEP
);
768 prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD
, PM_WKDEP
);
770 prm_write_mod_reg(0, GFX_MOD
, PM_WKDEP
);
773 * Enable interface clock autoidle for all modules.
774 * Note that in the long run this should be done by clockfw
777 OMAP3430_AUTO_MODEM
|
778 OMAP3430ES2_AUTO_MMC3
|
779 OMAP3430ES2_AUTO_ICR
|
781 OMAP3430_AUTO_SHA12
|
785 OMAP3430_AUTO_MSPRO
|
787 OMAP3430_AUTO_MCSPI4
|
788 OMAP3430_AUTO_MCSPI3
|
789 OMAP3430_AUTO_MCSPI2
|
790 OMAP3430_AUTO_MCSPI1
|
794 OMAP3430_AUTO_UART2
|
795 OMAP3430_AUTO_UART1
|
796 OMAP3430_AUTO_GPT11
|
797 OMAP3430_AUTO_GPT10
|
798 OMAP3430_AUTO_MCBSP5
|
799 OMAP3430_AUTO_MCBSP1
|
800 OMAP3430ES1_AUTO_FAC
| /* This is es1 only */
801 OMAP3430_AUTO_MAILBOXES
|
802 OMAP3430_AUTO_OMAPCTRL
|
803 OMAP3430ES1_AUTO_FSHOSTUSB
|
804 OMAP3430_AUTO_HSOTGUSB
|
805 OMAP3430_AUTO_SAD2D
|
807 CORE_MOD
, CM_AUTOIDLE1
);
813 OMAP3430_AUTO_SHA11
|
815 CORE_MOD
, CM_AUTOIDLE2
);
817 if (omap_rev() > OMAP3430_REV_ES1_0
) {
819 OMAP3430_AUTO_MAD2D
|
820 OMAP3430ES2_AUTO_USBTLL
,
821 CORE_MOD
, CM_AUTOIDLE3
);
827 OMAP3430_AUTO_GPIO1
|
828 OMAP3430_AUTO_32KSYNC
|
829 OMAP3430_AUTO_GPT12
|
831 WKUP_MOD
, CM_AUTOIDLE
);
844 OMAP3430_AUTO_GPIO6
|
845 OMAP3430_AUTO_GPIO5
|
846 OMAP3430_AUTO_GPIO4
|
847 OMAP3430_AUTO_GPIO3
|
848 OMAP3430_AUTO_GPIO2
|
850 OMAP3430_AUTO_UART3
|
859 OMAP3430_AUTO_MCBSP4
|
860 OMAP3430_AUTO_MCBSP3
|
861 OMAP3430_AUTO_MCBSP2
,
865 if (omap_rev() > OMAP3430_REV_ES1_0
) {
867 OMAP3430ES2_AUTO_USBHOST
,
868 OMAP3430ES2_USBHOST_MOD
,
873 * Set all plls to autoidle. This is needed until autoidle is
876 cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT
,
877 OMAP3430_IVA2_MOD
, CM_AUTOIDLE2
);
878 cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT
,
881 cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT
) |
882 (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT
),
885 cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT
,
890 * Enable control of expternal oscillator through
891 * sys_clkreq. In the long run clock framework should
894 prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK
,
895 1 << OMAP_AUTOEXTCLKMODE_SHIFT
,
897 OMAP3_PRM_CLKSRC_CTRL_OFFSET
);
899 /* setup wakup source */
900 prm_write_mod_reg(OMAP3430_EN_IO
| OMAP3430_EN_GPIO1
|
901 OMAP3430_EN_GPT1
| OMAP3430_EN_GPT12
,
903 /* No need to write EN_IO, that is always enabled */
904 prm_write_mod_reg(OMAP3430_EN_GPIO1
| OMAP3430_EN_GPT1
|
906 WKUP_MOD
, OMAP3430_PM_MPUGRPSEL
);
907 /* For some reason IO doesn't generate wakeup event even if
908 * it is selected to mpu wakeup goup */
909 prm_write_mod_reg(OMAP3430_IO_EN
| OMAP3430_WKUP_EN
,
910 OCP_MOD
, OMAP3_PRM_IRQENABLE_MPU_OFFSET
);
912 /* Enable wakeups in PER */
913 prm_write_mod_reg(OMAP3430_EN_GPIO2
| OMAP3430_EN_GPIO3
|
914 OMAP3430_EN_GPIO4
| OMAP3430_EN_GPIO5
|
915 OMAP3430_EN_GPIO6
| OMAP3430_EN_UART3
,
916 OMAP3430_PER_MOD
, PM_WKEN
);
917 /* and allow them to wake up MPU */
918 prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2
| OMAP3430_EN_GPIO3
|
919 OMAP3430_GRPSEL_GPIO4
| OMAP3430_EN_GPIO5
|
920 OMAP3430_GRPSEL_GPIO6
| OMAP3430_EN_UART3
,
921 OMAP3430_PER_MOD
, OMAP3430_PM_MPUGRPSEL
);
923 /* Don't attach IVA interrupts */
924 prm_write_mod_reg(0, WKUP_MOD
, OMAP3430_PM_IVAGRPSEL
);
925 prm_write_mod_reg(0, CORE_MOD
, OMAP3430_PM_IVAGRPSEL1
);
926 prm_write_mod_reg(0, CORE_MOD
, OMAP3430ES2_PM_IVAGRPSEL3
);
927 prm_write_mod_reg(0, OMAP3430_PER_MOD
, OMAP3430_PM_IVAGRPSEL
);
929 /* Clear any pending 'reset' flags */
930 prm_write_mod_reg(0xffffffff, MPU_MOD
, RM_RSTST
);
931 prm_write_mod_reg(0xffffffff, CORE_MOD
, RM_RSTST
);
932 prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD
, RM_RSTST
);
933 prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD
, RM_RSTST
);
934 prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD
, RM_RSTST
);
935 prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD
, RM_RSTST
);
936 prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD
, RM_RSTST
);
938 /* Clear any pending PRCM interrupts */
939 prm_write_mod_reg(0, OCP_MOD
, OMAP3_PRM_IRQSTATUS_MPU_OFFSET
);
941 /* Don't attach IVA interrupts */
942 prm_write_mod_reg(0, WKUP_MOD
, OMAP3430_PM_IVAGRPSEL
);
943 prm_write_mod_reg(0, CORE_MOD
, OMAP3430_PM_IVAGRPSEL1
);
944 prm_write_mod_reg(0, CORE_MOD
, OMAP3430ES2_PM_IVAGRPSEL3
);
945 prm_write_mod_reg(0, OMAP3430_PER_MOD
, OMAP3430_PM_IVAGRPSEL
);
947 /* Clear any pending 'reset' flags */
948 prm_write_mod_reg(0xffffffff, MPU_MOD
, RM_RSTST
);
949 prm_write_mod_reg(0xffffffff, CORE_MOD
, RM_RSTST
);
950 prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD
, RM_RSTST
);
951 prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD
, RM_RSTST
);
952 prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD
, RM_RSTST
);
953 prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD
, RM_RSTST
);
954 prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD
, RM_RSTST
);
956 /* Clear any pending PRCM interrupts */
957 prm_write_mod_reg(0, OCP_MOD
, OMAP3_PRM_IRQSTATUS_MPU_OFFSET
);
963 void omap3_pm_off_mode_enable(int enable
)
965 struct power_state
*pwrst
;
969 state
= PWRDM_POWER_OFF
;
971 state
= PWRDM_POWER_RET
;
973 #ifdef CONFIG_OMAP_PM_SRF
974 resource_lock_opp(VDD1_OPP
);
975 resource_lock_opp(VDD2_OPP
);
976 if (resource_refresh())
977 printk(KERN_ERR
"Error: could not refresh resources\n");
978 resource_unlock_opp(VDD1_OPP
);
979 resource_unlock_opp(VDD2_OPP
);
981 list_for_each_entry(pwrst
, &pwrst_list
, node
) {
982 pwrst
->next_state
= state
;
983 set_pwrdm_state(pwrst
->pwrdm
, state
);
987 int omap3_pm_get_suspend_state(struct powerdomain
*pwrdm
)
989 struct power_state
*pwrst
;
991 list_for_each_entry(pwrst
, &pwrst_list
, node
) {
992 if (pwrst
->pwrdm
== pwrdm
)
993 return pwrst
->next_state
;
998 int omap3_pm_set_suspend_state(struct powerdomain
*pwrdm
, int state
)
1000 struct power_state
*pwrst
;
1002 list_for_each_entry(pwrst
, &pwrst_list
, node
) {
1003 if (pwrst
->pwrdm
== pwrdm
) {
1004 pwrst
->next_state
= state
;
1011 void omap3_set_prm_setup_times(struct prm_setup_times
*setup_times
)
1013 prm_setup
.clksetup
= setup_times
->clksetup
;
1014 prm_setup
.voltsetup_time1
= setup_times
->voltsetup_time1
;
1015 prm_setup
.voltsetup_time2
= setup_times
->voltsetup_time2
;
1016 prm_setup
.voltoffset
= setup_times
->voltoffset
;
1017 prm_setup
.voltsetup2
= setup_times
->voltsetup2
;
1020 static int __init
pwrdms_setup(struct powerdomain
*pwrdm
, void *unused
)
1022 struct power_state
*pwrst
;
1027 pwrst
= kmalloc(sizeof(struct power_state
), GFP_ATOMIC
);
1030 pwrst
->pwrdm
= pwrdm
;
1031 pwrst
->next_state
= PWRDM_POWER_RET
;
1032 list_add(&pwrst
->node
, &pwrst_list
);
1034 if (pwrdm_has_hdwr_sar(pwrdm
))
1035 pwrdm_enable_hdwr_sar(pwrdm
);
1037 return set_pwrdm_state(pwrst
->pwrdm
, pwrst
->next_state
);
1041 * Enable hw supervised mode for all clockdomains if it's
1042 * supported. Initiate sleep transition for other clockdomains, if
1045 static int __init
clkdms_setup(struct clockdomain
*clkdm
, void *unused
)
1047 if (clkdm
->flags
& CLKDM_CAN_ENABLE_AUTO
)
1048 omap2_clkdm_allow_idle(clkdm
);
1049 else if (clkdm
->flags
& CLKDM_CAN_FORCE_SLEEP
&&
1050 atomic_read(&clkdm
->usecount
) == 0)
1051 omap2_clkdm_sleep(clkdm
);
1055 void omap_push_sram_idle(void)
1057 _omap_sram_idle
= omap_sram_push(omap34xx_cpu_suspend
,
1058 omap34xx_cpu_suspend_sz
);
1059 if (omap_type() != OMAP2_DEVICE_TYPE_GP
)
1060 _omap_save_secure_sram
= omap_sram_push(save_secure_ram_context
,
1061 save_secure_ram_context_sz
);
1064 static int __init
omap3_pm_init(void)
1066 struct power_state
*pwrst
, *tmp
;
1069 if (!cpu_is_omap34xx())
1072 printk(KERN_ERR
"Power Management for TI OMAP3.\n");
1074 /* XXX prcm_setup_regs needs to be before enabling hw
1075 * supervised mode for powerdomains */
1078 ret
= request_irq(INT_34XX_PRCM_MPU_IRQ
,
1079 (irq_handler_t
)prcm_interrupt_handler
,
1080 IRQF_DISABLED
, "prcm", NULL
);
1082 printk(KERN_ERR
"request_irq failed to register for 0x%x\n",
1083 INT_34XX_PRCM_MPU_IRQ
);
1087 ret
= pwrdm_for_each(pwrdms_setup
, NULL
);
1089 printk(KERN_ERR
"Failed to setup powerdomains\n");
1093 (void) clkdm_for_each(clkdms_setup
, NULL
);
1095 mpu_pwrdm
= pwrdm_lookup("mpu_pwrdm");
1096 if (mpu_pwrdm
== NULL
) {
1097 printk(KERN_ERR
"Failed to get mpu_pwrdm\n");
1101 neon_pwrdm
= pwrdm_lookup("neon_pwrdm");
1102 per_pwrdm
= pwrdm_lookup("per_pwrdm");
1103 core_pwrdm
= pwrdm_lookup("core_pwrdm");
1104 cam_pwrdm
= pwrdm_lookup("cam_pwrdm");
1106 omap_push_sram_idle();
1107 #ifdef CONFIG_SUSPEND
1108 suspend_set_ops(&omap_pm_ops
);
1109 #endif /* CONFIG_SUSPEND */
1111 pm_idle
= omap3_pm_idle
;
1114 pwrdm_add_wkdep(neon_pwrdm
, mpu_pwrdm
);
1116 * REVISIT: This wkdep is only necessary when GPIO2-6 are enabled for
1117 * IO-pad wakeup. Otherwise it will unnecessarily waste power
1118 * waking up PER with every CORE wakeup - see
1119 * http://marc.info/?l=linux-omap&m=121852150710062&w=2
1121 pwrdm_add_wkdep(per_pwrdm
, core_pwrdm
);
1123 if (omap_type() != OMAP2_DEVICE_TYPE_GP
) {
1124 omap3_secure_ram_storage
=
1125 kmalloc(0x803F, GFP_KERNEL
);
1126 if (!omap3_secure_ram_storage
)
1127 printk(KERN_ERR
"Memory allocation failed when"
1128 "allocating for secure sram context\n");
1130 local_irq_disable();
1131 local_fiq_disable();
1133 omap_dma_global_context_save();
1134 omap3_save_secure_ram_context(PWRDM_POWER_ON
);
1135 omap_dma_global_context_restore();
1141 omap3_save_scratchpad_contents();
1145 free_irq(INT_34XX_PRCM_MPU_IRQ
, NULL
);
1146 list_for_each_entry_safe(pwrst
, tmp
, &pwrst_list
, node
) {
1147 list_del(&pwrst
->node
);
1153 /* PRM_VC_CMD_VAL_0 specific bits */
1154 #define OMAP3430_VC_CMD_VAL0_ON 0x30
1155 #define OMAP3430_VC_CMD_VAL0_ONLP 0x1E
1156 #define OMAP3430_VC_CMD_VAL0_RET 0x1E
1157 #define OMAP3430_VC_CMD_VAL0_OFF 0x30
1159 /* PRM_VC_CMD_VAL_1 specific bits */
1160 #define OMAP3430_VC_CMD_VAL1_ON 0x2C
1161 #define OMAP3430_VC_CMD_VAL1_ONLP 0x1E
1162 #define OMAP3430_VC_CMD_VAL1_RET 0x1E
1163 #define OMAP3430_VC_CMD_VAL1_OFF 0x2C
1165 static void __init
configure_vc(void)
1168 prm_write_mod_reg((R_SRI2C_SLAVE_ADDR
<< OMAP3430_SMPS_SA1_SHIFT
) |
1169 (R_SRI2C_SLAVE_ADDR
<< OMAP3430_SMPS_SA0_SHIFT
),
1170 OMAP3430_GR_MOD
, OMAP3_PRM_VC_SMPS_SA_OFFSET
);
1171 prm_write_mod_reg((R_VDD2_SR_CONTROL
<< OMAP3430_VOLRA1_SHIFT
) |
1172 (R_VDD1_SR_CONTROL
<< OMAP3430_VOLRA0_SHIFT
),
1173 OMAP3430_GR_MOD
, OMAP3_PRM_VC_SMPS_VOL_RA_OFFSET
);
1176 (OMAP3430_VC_CMD_VAL0_ON
<< OMAP3430_VC_CMD_ON_SHIFT
) |
1177 (OMAP3430_VC_CMD_VAL0_ONLP
<< OMAP3430_VC_CMD_ONLP_SHIFT
) |
1178 (OMAP3430_VC_CMD_VAL0_RET
<< OMAP3430_VC_CMD_RET_SHIFT
) |
1179 (OMAP3430_VC_CMD_VAL0_OFF
<< OMAP3430_VC_CMD_OFF_SHIFT
),
1180 OMAP3430_GR_MOD
, OMAP3_PRM_VC_CMD_VAL_0_OFFSET
);
1183 (OMAP3430_VC_CMD_VAL1_ON
<< OMAP3430_VC_CMD_ON_SHIFT
) |
1184 (OMAP3430_VC_CMD_VAL1_ONLP
<< OMAP3430_VC_CMD_ONLP_SHIFT
) |
1185 (OMAP3430_VC_CMD_VAL1_RET
<< OMAP3430_VC_CMD_RET_SHIFT
) |
1186 (OMAP3430_VC_CMD_VAL1_OFF
<< OMAP3430_VC_CMD_OFF_SHIFT
),
1187 OMAP3430_GR_MOD
, OMAP3_PRM_VC_CMD_VAL_1_OFFSET
);
1189 prm_write_mod_reg(OMAP3430_CMD1
| OMAP3430_RAV1
, OMAP3430_GR_MOD
,
1190 OMAP3_PRM_VC_CH_CONF_OFFSET
);
1192 prm_write_mod_reg(OMAP3430_MCODE_SHIFT
| OMAP3430_HSEN
| OMAP3430_SREN
,
1194 OMAP3_PRM_VC_I2C_CFG_OFFSET
);
1196 /* Setup value for voltctrl */
1197 prm_write_mod_reg(OMAP3430_AUTO_RET
,
1198 OMAP3430_GR_MOD
, OMAP3_PRM_VOLTCTRL_OFFSET
);
1200 /* Write setup times */
1201 prm_write_mod_reg(prm_setup
.clksetup
, OMAP3430_GR_MOD
,
1202 OMAP3_PRM_CLKSETUP_OFFSET
);
1203 prm_write_mod_reg((prm_setup
.voltsetup_time2
<<
1204 OMAP3430_SETUP_TIME2_SHIFT
) |
1205 (prm_setup
.voltsetup_time1
<<
1206 OMAP3430_SETUP_TIME1_SHIFT
),
1207 OMAP3430_GR_MOD
, OMAP3_PRM_VOLTSETUP1_OFFSET
);
1209 prm_write_mod_reg(prm_setup
.voltoffset
, OMAP3430_GR_MOD
,
1210 OMAP3_PRM_VOLTOFFSET_OFFSET
);
1211 prm_write_mod_reg(prm_setup
.voltsetup2
, OMAP3430_GR_MOD
,
1212 OMAP3_PRM_VOLTSETUP2_OFFSET
);
1214 pm_dbg_regset_init(1);
1217 static int __init
omap3_pm_early_init(void)
1219 prm_clear_mod_reg_bits(OMAP3430_OFFMODE_POL
, OMAP3430_GR_MOD
,
1220 OMAP3_PRM_POLCTRL_OFFSET
);
1227 arch_initcall(omap3_pm_early_init
);
1228 late_initcall(omap3_pm_init
);