2 * $Id: pci.c,v 1.91 1999/01/21 13:34:01 davem Exp $
4 * PCI Bus Services, see include/linux/pci.h for further explanation.
6 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
9 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
12 #include <linux/kernel.h>
13 #include <linux/delay.h>
14 #include <linux/init.h>
15 #include <linux/pci.h>
17 #include <linux/module.h>
18 #include <linux/spinlock.h>
19 #include <linux/string.h>
20 #include <linux/log2.h>
21 #include <linux/pci-aspm.h>
22 #include <asm/dma.h> /* isa_dma_bridge_buggy */
25 unsigned int pci_pm_d3_delay
= 10;
27 #ifdef CONFIG_PCI_DOMAINS
28 int pci_domains_supported
= 1;
31 #define DEFAULT_CARDBUS_IO_SIZE (256)
32 #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
33 /* pci=cbmemsize=nnM,cbiosize=nn can override this */
34 unsigned long pci_cardbus_io_size
= DEFAULT_CARDBUS_IO_SIZE
;
35 unsigned long pci_cardbus_mem_size
= DEFAULT_CARDBUS_MEM_SIZE
;
38 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
39 * @bus: pointer to PCI bus structure to search
41 * Given a PCI bus, returns the highest PCI bus number present in the set
42 * including the given PCI bus and its list of child PCI buses.
44 unsigned char pci_bus_max_busnr(struct pci_bus
* bus
)
46 struct list_head
*tmp
;
49 max
= bus
->subordinate
;
50 list_for_each(tmp
, &bus
->children
) {
51 n
= pci_bus_max_busnr(pci_bus_b(tmp
));
57 EXPORT_SYMBOL_GPL(pci_bus_max_busnr
);
61 * pci_max_busnr - returns maximum PCI bus number
63 * Returns the highest PCI bus number present in the system global list of
66 unsigned char __devinit
69 struct pci_bus
*bus
= NULL
;
73 while ((bus
= pci_find_next_bus(bus
)) != NULL
) {
74 n
= pci_bus_max_busnr(bus
);
83 #define PCI_FIND_CAP_TTL 48
85 static int __pci_find_next_cap_ttl(struct pci_bus
*bus
, unsigned int devfn
,
86 u8 pos
, int cap
, int *ttl
)
91 pci_bus_read_config_byte(bus
, devfn
, pos
, &pos
);
95 pci_bus_read_config_byte(bus
, devfn
, pos
+ PCI_CAP_LIST_ID
,
101 pos
+= PCI_CAP_LIST_NEXT
;
106 static int __pci_find_next_cap(struct pci_bus
*bus
, unsigned int devfn
,
109 int ttl
= PCI_FIND_CAP_TTL
;
111 return __pci_find_next_cap_ttl(bus
, devfn
, pos
, cap
, &ttl
);
114 int pci_find_next_capability(struct pci_dev
*dev
, u8 pos
, int cap
)
116 return __pci_find_next_cap(dev
->bus
, dev
->devfn
,
117 pos
+ PCI_CAP_LIST_NEXT
, cap
);
119 EXPORT_SYMBOL_GPL(pci_find_next_capability
);
121 static int __pci_bus_find_cap_start(struct pci_bus
*bus
,
122 unsigned int devfn
, u8 hdr_type
)
126 pci_bus_read_config_word(bus
, devfn
, PCI_STATUS
, &status
);
127 if (!(status
& PCI_STATUS_CAP_LIST
))
131 case PCI_HEADER_TYPE_NORMAL
:
132 case PCI_HEADER_TYPE_BRIDGE
:
133 return PCI_CAPABILITY_LIST
;
134 case PCI_HEADER_TYPE_CARDBUS
:
135 return PCI_CB_CAPABILITY_LIST
;
144 * pci_find_capability - query for devices' capabilities
145 * @dev: PCI device to query
146 * @cap: capability code
148 * Tell if a device supports a given PCI capability.
149 * Returns the address of the requested capability structure within the
150 * device's PCI configuration space or 0 in case the device does not
151 * support it. Possible values for @cap:
153 * %PCI_CAP_ID_PM Power Management
154 * %PCI_CAP_ID_AGP Accelerated Graphics Port
155 * %PCI_CAP_ID_VPD Vital Product Data
156 * %PCI_CAP_ID_SLOTID Slot Identification
157 * %PCI_CAP_ID_MSI Message Signalled Interrupts
158 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
159 * %PCI_CAP_ID_PCIX PCI-X
160 * %PCI_CAP_ID_EXP PCI Express
162 int pci_find_capability(struct pci_dev
*dev
, int cap
)
166 pos
= __pci_bus_find_cap_start(dev
->bus
, dev
->devfn
, dev
->hdr_type
);
168 pos
= __pci_find_next_cap(dev
->bus
, dev
->devfn
, pos
, cap
);
174 * pci_bus_find_capability - query for devices' capabilities
175 * @bus: the PCI bus to query
176 * @devfn: PCI device to query
177 * @cap: capability code
179 * Like pci_find_capability() but works for pci devices that do not have a
180 * pci_dev structure set up yet.
182 * Returns the address of the requested capability structure within the
183 * device's PCI configuration space or 0 in case the device does not
186 int pci_bus_find_capability(struct pci_bus
*bus
, unsigned int devfn
, int cap
)
191 pci_bus_read_config_byte(bus
, devfn
, PCI_HEADER_TYPE
, &hdr_type
);
193 pos
= __pci_bus_find_cap_start(bus
, devfn
, hdr_type
& 0x7f);
195 pos
= __pci_find_next_cap(bus
, devfn
, pos
, cap
);
201 * pci_find_ext_capability - Find an extended capability
202 * @dev: PCI device to query
203 * @cap: capability code
205 * Returns the address of the requested extended capability structure
206 * within the device's PCI configuration space or 0 if the device does
207 * not support it. Possible values for @cap:
209 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
210 * %PCI_EXT_CAP_ID_VC Virtual Channel
211 * %PCI_EXT_CAP_ID_DSN Device Serial Number
212 * %PCI_EXT_CAP_ID_PWR Power Budgeting
214 int pci_find_ext_capability(struct pci_dev
*dev
, int cap
)
217 int ttl
= 480; /* 3840 bytes, minimum 8 bytes per capability */
220 if (dev
->cfg_size
<= 256)
223 if (pci_read_config_dword(dev
, pos
, &header
) != PCIBIOS_SUCCESSFUL
)
227 * If we have no capabilities, this is indicated by cap ID,
228 * cap version and next pointer all being 0.
234 if (PCI_EXT_CAP_ID(header
) == cap
)
237 pos
= PCI_EXT_CAP_NEXT(header
);
241 if (pci_read_config_dword(dev
, pos
, &header
) != PCIBIOS_SUCCESSFUL
)
247 EXPORT_SYMBOL_GPL(pci_find_ext_capability
);
249 static int __pci_find_next_ht_cap(struct pci_dev
*dev
, int pos
, int ht_cap
)
251 int rc
, ttl
= PCI_FIND_CAP_TTL
;
254 if (ht_cap
== HT_CAPTYPE_SLAVE
|| ht_cap
== HT_CAPTYPE_HOST
)
255 mask
= HT_3BIT_CAP_MASK
;
257 mask
= HT_5BIT_CAP_MASK
;
259 pos
= __pci_find_next_cap_ttl(dev
->bus
, dev
->devfn
, pos
,
260 PCI_CAP_ID_HT
, &ttl
);
262 rc
= pci_read_config_byte(dev
, pos
+ 3, &cap
);
263 if (rc
!= PCIBIOS_SUCCESSFUL
)
266 if ((cap
& mask
) == ht_cap
)
269 pos
= __pci_find_next_cap_ttl(dev
->bus
, dev
->devfn
,
270 pos
+ PCI_CAP_LIST_NEXT
,
271 PCI_CAP_ID_HT
, &ttl
);
277 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
278 * @dev: PCI device to query
279 * @pos: Position from which to continue searching
280 * @ht_cap: Hypertransport capability code
282 * To be used in conjunction with pci_find_ht_capability() to search for
283 * all capabilities matching @ht_cap. @pos should always be a value returned
284 * from pci_find_ht_capability().
286 * NB. To be 100% safe against broken PCI devices, the caller should take
287 * steps to avoid an infinite loop.
289 int pci_find_next_ht_capability(struct pci_dev
*dev
, int pos
, int ht_cap
)
291 return __pci_find_next_ht_cap(dev
, pos
+ PCI_CAP_LIST_NEXT
, ht_cap
);
293 EXPORT_SYMBOL_GPL(pci_find_next_ht_capability
);
296 * pci_find_ht_capability - query a device's Hypertransport capabilities
297 * @dev: PCI device to query
298 * @ht_cap: Hypertransport capability code
300 * Tell if a device supports a given Hypertransport capability.
301 * Returns an address within the device's PCI configuration space
302 * or 0 in case the device does not support the request capability.
303 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
304 * which has a Hypertransport capability matching @ht_cap.
306 int pci_find_ht_capability(struct pci_dev
*dev
, int ht_cap
)
310 pos
= __pci_bus_find_cap_start(dev
->bus
, dev
->devfn
, dev
->hdr_type
);
312 pos
= __pci_find_next_ht_cap(dev
, pos
, ht_cap
);
316 EXPORT_SYMBOL_GPL(pci_find_ht_capability
);
319 * pci_find_parent_resource - return resource region of parent bus of given region
320 * @dev: PCI device structure contains resources to be searched
321 * @res: child resource record for which parent is sought
323 * For given resource region of given device, return the resource
324 * region of parent bus the given region is contained in or where
325 * it should be allocated from.
328 pci_find_parent_resource(const struct pci_dev
*dev
, struct resource
*res
)
330 const struct pci_bus
*bus
= dev
->bus
;
332 struct resource
*best
= NULL
;
334 for(i
= 0; i
< PCI_BUS_NUM_RESOURCES
; i
++) {
335 struct resource
*r
= bus
->resource
[i
];
338 if (res
->start
&& !(res
->start
>= r
->start
&& res
->end
<= r
->end
))
339 continue; /* Not contained */
340 if ((res
->flags
^ r
->flags
) & (IORESOURCE_IO
| IORESOURCE_MEM
))
341 continue; /* Wrong type */
342 if (!((res
->flags
^ r
->flags
) & IORESOURCE_PREFETCH
))
343 return r
; /* Exact match */
344 if ((res
->flags
& IORESOURCE_PREFETCH
) && !(r
->flags
& IORESOURCE_PREFETCH
))
345 best
= r
; /* Approximating prefetchable by non-prefetchable */
351 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
352 * @dev: PCI device to have its BARs restored
354 * Restore the BAR values for a given device, so as to make it
355 * accessible by its driver.
358 pci_restore_bars(struct pci_dev
*dev
)
362 switch (dev
->hdr_type
) {
363 case PCI_HEADER_TYPE_NORMAL
:
366 case PCI_HEADER_TYPE_BRIDGE
:
369 case PCI_HEADER_TYPE_CARDBUS
:
373 /* Should never get here, but just in case... */
377 for (i
= 0; i
< numres
; i
++)
378 pci_update_resource(dev
, &dev
->resource
[i
], i
);
381 int (*platform_pci_set_power_state
)(struct pci_dev
*dev
, pci_power_t t
);
384 * pci_set_power_state - Set the power state of a PCI device
385 * @dev: PCI device to be suspended
386 * @state: PCI power state (D0, D1, D2, D3hot, D3cold) we're entering
388 * Transition a device to a new power state, using the Power Management
389 * Capabilities in the device's config space.
392 * -EINVAL if trying to enter a lower state than we're already in.
393 * 0 if we're already in the requested state.
394 * -EIO if device does not support PCI PM.
395 * 0 if we can successfully change the power state.
398 pci_set_power_state(struct pci_dev
*dev
, pci_power_t state
)
400 int pm
, need_restore
= 0;
403 /* bound the state we're entering */
404 if (state
> PCI_D3hot
)
408 * If the device or the parent bridge can't support PCI PM, ignore
409 * the request if we're doing anything besides putting it into D0
410 * (which would only happen on boot).
412 if ((state
== PCI_D1
|| state
== PCI_D2
) && pci_no_d1d2(dev
))
415 /* find PCI PM capability in list */
416 pm
= pci_find_capability(dev
, PCI_CAP_ID_PM
);
418 /* abort if the device doesn't support PM capabilities */
422 /* Validate current state:
423 * Can enter D0 from any state, but if we can only go deeper
424 * to sleep if we're already in a low power state
426 if (state
!= PCI_D0
&& dev
->current_state
> state
) {
427 printk(KERN_ERR
"%s(): %s: state=%d, current state=%d\n",
428 __func__
, pci_name(dev
), state
, dev
->current_state
);
430 } else if (dev
->current_state
== state
)
431 return 0; /* we're already there */
434 pci_read_config_word(dev
,pm
+ PCI_PM_PMC
,&pmc
);
435 if ((pmc
& PCI_PM_CAP_VER_MASK
) > 3) {
437 "PCI: %s has unsupported PM cap regs version (%u)\n",
438 pci_name(dev
), pmc
& PCI_PM_CAP_VER_MASK
);
442 /* check if this device supports the desired state */
443 if (state
== PCI_D1
&& !(pmc
& PCI_PM_CAP_D1
))
445 else if (state
== PCI_D2
&& !(pmc
& PCI_PM_CAP_D2
))
448 pci_read_config_word(dev
, pm
+ PCI_PM_CTRL
, &pmcsr
);
450 /* If we're (effectively) in D3, force entire word to 0.
451 * This doesn't affect PME_Status, disables PME_En, and
452 * sets PowerState to 0.
454 switch (dev
->current_state
) {
458 pmcsr
&= ~PCI_PM_CTRL_STATE_MASK
;
461 case PCI_UNKNOWN
: /* Boot-up */
462 if ((pmcsr
& PCI_PM_CTRL_STATE_MASK
) == PCI_D3hot
463 && !(pmcsr
& PCI_PM_CTRL_NO_SOFT_RESET
))
465 /* Fall-through: force to D0 */
471 /* enter specified state */
472 pci_write_config_word(dev
, pm
+ PCI_PM_CTRL
, pmcsr
);
474 /* Mandatory power management transition delays */
475 /* see PCI PM 1.1 5.6.1 table 18 */
476 if (state
== PCI_D3hot
|| dev
->current_state
== PCI_D3hot
)
477 msleep(pci_pm_d3_delay
);
478 else if (state
== PCI_D2
|| dev
->current_state
== PCI_D2
)
482 * Give firmware a chance to be called, such as ACPI _PRx, _PSx
483 * Firmware method after native method ?
485 if (platform_pci_set_power_state
)
486 platform_pci_set_power_state(dev
, state
);
488 dev
->current_state
= state
;
490 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
491 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
492 * from D3hot to D0 _may_ perform an internal reset, thereby
493 * going to "D0 Uninitialized" rather than "D0 Initialized".
494 * For example, at least some versions of the 3c905B and the
495 * 3c556B exhibit this behaviour.
497 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
498 * devices in a D3hot state at boot. Consequently, we need to
499 * restore at least the BARs so that the device will be
500 * accessible to its driver.
503 pci_restore_bars(dev
);
506 pcie_aspm_pm_state_change(dev
->bus
->self
);
511 pci_power_t (*platform_pci_choose_state
)(struct pci_dev
*dev
, pm_message_t state
);
514 * pci_choose_state - Choose the power state of a PCI device
515 * @dev: PCI device to be suspended
516 * @state: target sleep state for the whole system. This is the value
517 * that is passed to suspend() function.
519 * Returns PCI power state suitable for given device and given system
523 pci_power_t
pci_choose_state(struct pci_dev
*dev
, pm_message_t state
)
527 if (!pci_find_capability(dev
, PCI_CAP_ID_PM
))
530 if (platform_pci_choose_state
) {
531 ret
= platform_pci_choose_state(dev
, state
);
532 if (ret
!= PCI_POWER_ERROR
)
536 switch (state
.event
) {
539 case PM_EVENT_FREEZE
:
540 case PM_EVENT_PRETHAW
:
541 /* REVISIT both freeze and pre-thaw "should" use D0 */
542 case PM_EVENT_SUSPEND
:
543 case PM_EVENT_HIBERNATE
:
546 printk("Unrecognized suspend event %d\n", state
.event
);
552 EXPORT_SYMBOL(pci_choose_state
);
554 static int pci_save_pcie_state(struct pci_dev
*dev
)
557 struct pci_cap_saved_state
*save_state
;
561 pos
= pci_find_capability(dev
, PCI_CAP_ID_EXP
);
565 save_state
= pci_find_saved_cap(dev
, PCI_CAP_ID_EXP
);
567 save_state
= kzalloc(sizeof(*save_state
) + sizeof(u16
) * 4, GFP_KERNEL
);
571 dev_err(&dev
->dev
, "Out of memory in pci_save_pcie_state\n");
574 cap
= (u16
*)&save_state
->data
[0];
576 pci_read_config_word(dev
, pos
+ PCI_EXP_DEVCTL
, &cap
[i
++]);
577 pci_read_config_word(dev
, pos
+ PCI_EXP_LNKCTL
, &cap
[i
++]);
578 pci_read_config_word(dev
, pos
+ PCI_EXP_SLTCTL
, &cap
[i
++]);
579 pci_read_config_word(dev
, pos
+ PCI_EXP_RTCTL
, &cap
[i
++]);
580 save_state
->cap_nr
= PCI_CAP_ID_EXP
;
582 pci_add_saved_cap(dev
, save_state
);
586 static void pci_restore_pcie_state(struct pci_dev
*dev
)
589 struct pci_cap_saved_state
*save_state
;
592 save_state
= pci_find_saved_cap(dev
, PCI_CAP_ID_EXP
);
593 pos
= pci_find_capability(dev
, PCI_CAP_ID_EXP
);
594 if (!save_state
|| pos
<= 0)
596 cap
= (u16
*)&save_state
->data
[0];
598 pci_write_config_word(dev
, pos
+ PCI_EXP_DEVCTL
, cap
[i
++]);
599 pci_write_config_word(dev
, pos
+ PCI_EXP_LNKCTL
, cap
[i
++]);
600 pci_write_config_word(dev
, pos
+ PCI_EXP_SLTCTL
, cap
[i
++]);
601 pci_write_config_word(dev
, pos
+ PCI_EXP_RTCTL
, cap
[i
++]);
605 static int pci_save_pcix_state(struct pci_dev
*dev
)
608 struct pci_cap_saved_state
*save_state
;
612 pos
= pci_find_capability(dev
, PCI_CAP_ID_PCIX
);
616 save_state
= pci_find_saved_cap(dev
, PCI_CAP_ID_PCIX
);
618 save_state
= kzalloc(sizeof(*save_state
) + sizeof(u16
), GFP_KERNEL
);
622 dev_err(&dev
->dev
, "Out of memory in pci_save_pcie_state\n");
625 cap
= (u16
*)&save_state
->data
[0];
627 pci_read_config_word(dev
, pos
+ PCI_X_CMD
, &cap
[i
++]);
628 save_state
->cap_nr
= PCI_CAP_ID_PCIX
;
630 pci_add_saved_cap(dev
, save_state
);
634 static void pci_restore_pcix_state(struct pci_dev
*dev
)
637 struct pci_cap_saved_state
*save_state
;
640 save_state
= pci_find_saved_cap(dev
, PCI_CAP_ID_PCIX
);
641 pos
= pci_find_capability(dev
, PCI_CAP_ID_PCIX
);
642 if (!save_state
|| pos
<= 0)
644 cap
= (u16
*)&save_state
->data
[0];
646 pci_write_config_word(dev
, pos
+ PCI_X_CMD
, cap
[i
++]);
651 * pci_save_state - save the PCI configuration space of a device before suspending
652 * @dev: - PCI device that we're dealing with
655 pci_save_state(struct pci_dev
*dev
)
658 /* XXX: 100% dword access ok here? */
659 for (i
= 0; i
< 16; i
++)
660 pci_read_config_dword(dev
, i
* 4,&dev
->saved_config_space
[i
]);
661 if ((i
= pci_save_pcie_state(dev
)) != 0)
663 if ((i
= pci_save_pcix_state(dev
)) != 0)
669 * pci_restore_state - Restore the saved state of a PCI device
670 * @dev: - PCI device that we're dealing with
673 pci_restore_state(struct pci_dev
*dev
)
678 /* PCI Express register must be restored first */
679 pci_restore_pcie_state(dev
);
682 * The Base Address register should be programmed before the command
685 for (i
= 15; i
>= 0; i
--) {
686 pci_read_config_dword(dev
, i
* 4, &val
);
687 if (val
!= dev
->saved_config_space
[i
]) {
688 printk(KERN_DEBUG
"PM: Writing back config space on "
689 "device %s at offset %x (was %x, writing %x)\n",
691 val
, (int)dev
->saved_config_space
[i
]);
692 pci_write_config_dword(dev
,i
* 4,
693 dev
->saved_config_space
[i
]);
696 pci_restore_pcix_state(dev
);
697 pci_restore_msi_state(dev
);
702 static int do_pci_enable_device(struct pci_dev
*dev
, int bars
)
706 err
= pci_set_power_state(dev
, PCI_D0
);
707 if (err
< 0 && err
!= -EIO
)
709 err
= pcibios_enable_device(dev
, bars
);
712 pci_fixup_device(pci_fixup_enable
, dev
);
718 * pci_reenable_device - Resume abandoned device
719 * @dev: PCI device to be resumed
721 * Note this function is a backend of pci_default_resume and is not supposed
722 * to be called by normal code, write proper resume handler and use it instead.
724 int pci_reenable_device(struct pci_dev
*dev
)
726 if (atomic_read(&dev
->enable_cnt
))
727 return do_pci_enable_device(dev
, (1 << PCI_NUM_RESOURCES
) - 1);
731 static int __pci_enable_device_flags(struct pci_dev
*dev
,
732 resource_size_t flags
)
737 if (atomic_add_return(1, &dev
->enable_cnt
) > 1)
738 return 0; /* already enabled */
740 for (i
= 0; i
< DEVICE_COUNT_RESOURCE
; i
++)
741 if (dev
->resource
[i
].flags
& flags
)
744 err
= do_pci_enable_device(dev
, bars
);
746 atomic_dec(&dev
->enable_cnt
);
751 * pci_enable_device_io - Initialize a device for use with IO space
752 * @dev: PCI device to be initialized
754 * Initialize device before it's used by a driver. Ask low-level code
755 * to enable I/O resources. Wake up the device if it was suspended.
756 * Beware, this function can fail.
758 int pci_enable_device_io(struct pci_dev
*dev
)
760 return __pci_enable_device_flags(dev
, IORESOURCE_IO
);
764 * pci_enable_device_mem - Initialize a device for use with Memory space
765 * @dev: PCI device to be initialized
767 * Initialize device before it's used by a driver. Ask low-level code
768 * to enable Memory resources. Wake up the device if it was suspended.
769 * Beware, this function can fail.
771 int pci_enable_device_mem(struct pci_dev
*dev
)
773 return __pci_enable_device_flags(dev
, IORESOURCE_MEM
);
777 * pci_enable_device - Initialize device before it's used by a driver.
778 * @dev: PCI device to be initialized
780 * Initialize device before it's used by a driver. Ask low-level code
781 * to enable I/O and memory. Wake up the device if it was suspended.
782 * Beware, this function can fail.
784 * Note we don't actually enable the device many times if we call
785 * this function repeatedly (we just increment the count).
787 int pci_enable_device(struct pci_dev
*dev
)
789 return __pci_enable_device_flags(dev
, IORESOURCE_MEM
| IORESOURCE_IO
);
793 * Managed PCI resources. This manages device on/off, intx/msi/msix
794 * on/off and BAR regions. pci_dev itself records msi/msix status, so
795 * there's no need to track it separately. pci_devres is initialized
796 * when a device is enabled using managed PCI device enable interface.
799 unsigned int enabled
:1;
800 unsigned int pinned
:1;
801 unsigned int orig_intx
:1;
802 unsigned int restore_intx
:1;
806 static void pcim_release(struct device
*gendev
, void *res
)
808 struct pci_dev
*dev
= container_of(gendev
, struct pci_dev
, dev
);
809 struct pci_devres
*this = res
;
812 if (dev
->msi_enabled
)
813 pci_disable_msi(dev
);
814 if (dev
->msix_enabled
)
815 pci_disable_msix(dev
);
817 for (i
= 0; i
< DEVICE_COUNT_RESOURCE
; i
++)
818 if (this->region_mask
& (1 << i
))
819 pci_release_region(dev
, i
);
821 if (this->restore_intx
)
822 pci_intx(dev
, this->orig_intx
);
824 if (this->enabled
&& !this->pinned
)
825 pci_disable_device(dev
);
828 static struct pci_devres
* get_pci_dr(struct pci_dev
*pdev
)
830 struct pci_devres
*dr
, *new_dr
;
832 dr
= devres_find(&pdev
->dev
, pcim_release
, NULL
, NULL
);
836 new_dr
= devres_alloc(pcim_release
, sizeof(*new_dr
), GFP_KERNEL
);
839 return devres_get(&pdev
->dev
, new_dr
, NULL
, NULL
);
842 static struct pci_devres
* find_pci_dr(struct pci_dev
*pdev
)
844 if (pci_is_managed(pdev
))
845 return devres_find(&pdev
->dev
, pcim_release
, NULL
, NULL
);
850 * pcim_enable_device - Managed pci_enable_device()
851 * @pdev: PCI device to be initialized
853 * Managed pci_enable_device().
855 int pcim_enable_device(struct pci_dev
*pdev
)
857 struct pci_devres
*dr
;
860 dr
= get_pci_dr(pdev
);
866 rc
= pci_enable_device(pdev
);
868 pdev
->is_managed
= 1;
875 * pcim_pin_device - Pin managed PCI device
876 * @pdev: PCI device to pin
878 * Pin managed PCI device @pdev. Pinned device won't be disabled on
879 * driver detach. @pdev must have been enabled with
880 * pcim_enable_device().
882 void pcim_pin_device(struct pci_dev
*pdev
)
884 struct pci_devres
*dr
;
886 dr
= find_pci_dr(pdev
);
887 WARN_ON(!dr
|| !dr
->enabled
);
893 * pcibios_disable_device - disable arch specific PCI resources for device dev
894 * @dev: the PCI device to disable
896 * Disables architecture specific PCI resources for the device. This
897 * is the default implementation. Architecture implementations can
900 void __attribute__ ((weak
)) pcibios_disable_device (struct pci_dev
*dev
) {}
903 * pci_disable_device - Disable PCI device after use
904 * @dev: PCI device to be disabled
906 * Signal to the system that the PCI device is not in use by the system
907 * anymore. This only involves disabling PCI bus-mastering, if active.
909 * Note we don't actually disable the device until all callers of
910 * pci_device_enable() have called pci_device_disable().
913 pci_disable_device(struct pci_dev
*dev
)
915 struct pci_devres
*dr
;
918 dr
= find_pci_dr(dev
);
922 if (atomic_sub_return(1, &dev
->enable_cnt
) != 0)
925 pci_read_config_word(dev
, PCI_COMMAND
, &pci_command
);
926 if (pci_command
& PCI_COMMAND_MASTER
) {
927 pci_command
&= ~PCI_COMMAND_MASTER
;
928 pci_write_config_word(dev
, PCI_COMMAND
, pci_command
);
930 dev
->is_busmaster
= 0;
932 pcibios_disable_device(dev
);
936 * pcibios_set_pcie_reset_state - set reset state for device dev
937 * @dev: the PCI-E device reset
938 * @state: Reset state to enter into
941 * Sets the PCI-E reset state for the device. This is the default
942 * implementation. Architecture implementations can override this.
944 int __attribute__ ((weak
)) pcibios_set_pcie_reset_state(struct pci_dev
*dev
,
945 enum pcie_reset_state state
)
951 * pci_set_pcie_reset_state - set reset state for device dev
952 * @dev: the PCI-E device reset
953 * @state: Reset state to enter into
956 * Sets the PCI reset state for the device.
958 int pci_set_pcie_reset_state(struct pci_dev
*dev
, enum pcie_reset_state state
)
960 return pcibios_set_pcie_reset_state(dev
, state
);
964 * pci_enable_wake - enable PCI device as wakeup event source
965 * @dev: PCI device affected
966 * @state: PCI state from which device will issue wakeup events
967 * @enable: True to enable event generation; false to disable
969 * This enables the device as a wakeup event source, or disables it.
970 * When such events involves platform-specific hooks, those hooks are
971 * called automatically by this routine.
973 * Devices with legacy power management (no standard PCI PM capabilities)
974 * always require such platform hooks. Depending on the platform, devices
975 * supporting the standard PCI PME# signal may require such platform hooks;
976 * they always update bits in config space to allow PME# generation.
978 * -EIO is returned if the device can't ever be a wakeup event source.
979 * -EINVAL is returned if the device can't generate wakeup events from
980 * the specified PCI state. Returns zero if the operation is successful.
982 int pci_enable_wake(struct pci_dev
*dev
, pci_power_t state
, int enable
)
988 /* Note that drivers should verify device_may_wakeup(&dev->dev)
989 * before calling this function. Platform code should report
990 * errors when drivers try to enable wakeup on devices that
991 * can't issue wakeups, or on which wakeups were disabled by
992 * userspace updating the /sys/devices.../power/wakeup file.
995 status
= call_platform_enable_wakeup(&dev
->dev
, enable
);
997 /* find PCI PM capability in list */
998 pm
= pci_find_capability(dev
, PCI_CAP_ID_PM
);
1000 /* If device doesn't support PM Capabilities, but caller wants to
1001 * disable wake events, it's a NOP. Otherwise fail unless the
1002 * platform hooks handled this legacy device already.
1005 return enable
? status
: 0;
1007 /* Check device's ability to generate PME# */
1008 pci_read_config_word(dev
,pm
+PCI_PM_PMC
,&value
);
1010 value
&= PCI_PM_CAP_PME_MASK
;
1011 value
>>= ffs(PCI_PM_CAP_PME_MASK
) - 1; /* First bit of mask */
1013 /* Check if it can generate PME# from requested state. */
1014 if (!value
|| !(value
& (1 << state
))) {
1015 /* if it can't, revert what the platform hook changed,
1016 * always reporting the base "EINVAL, can't PME#" error
1019 call_platform_enable_wakeup(&dev
->dev
, 0);
1020 return enable
? -EINVAL
: 0;
1023 pci_read_config_word(dev
, pm
+ PCI_PM_CTRL
, &value
);
1025 /* Clear PME_Status by writing 1 to it and enable PME# */
1026 value
|= PCI_PM_CTRL_PME_STATUS
| PCI_PM_CTRL_PME_ENABLE
;
1029 value
&= ~PCI_PM_CTRL_PME_ENABLE
;
1031 pci_write_config_word(dev
, pm
+ PCI_PM_CTRL
, value
);
1037 pci_get_interrupt_pin(struct pci_dev
*dev
, struct pci_dev
**bridge
)
1045 while (dev
->bus
->self
) {
1046 pin
= (pin
+ PCI_SLOT(dev
->devfn
)) % 4;
1047 dev
= dev
->bus
->self
;
1054 * pci_release_region - Release a PCI bar
1055 * @pdev: PCI device whose resources were previously reserved by pci_request_region
1056 * @bar: BAR to release
1058 * Releases the PCI I/O and memory resources previously reserved by a
1059 * successful call to pci_request_region. Call this function only
1060 * after all use of the PCI regions has ceased.
1062 void pci_release_region(struct pci_dev
*pdev
, int bar
)
1064 struct pci_devres
*dr
;
1066 if (pci_resource_len(pdev
, bar
) == 0)
1068 if (pci_resource_flags(pdev
, bar
) & IORESOURCE_IO
)
1069 release_region(pci_resource_start(pdev
, bar
),
1070 pci_resource_len(pdev
, bar
));
1071 else if (pci_resource_flags(pdev
, bar
) & IORESOURCE_MEM
)
1072 release_mem_region(pci_resource_start(pdev
, bar
),
1073 pci_resource_len(pdev
, bar
));
1075 dr
= find_pci_dr(pdev
);
1077 dr
->region_mask
&= ~(1 << bar
);
1081 * pci_request_region - Reserved PCI I/O and memory resource
1082 * @pdev: PCI device whose resources are to be reserved
1083 * @bar: BAR to be reserved
1084 * @res_name: Name to be associated with resource.
1086 * Mark the PCI region associated with PCI device @pdev BR @bar as
1087 * being reserved by owner @res_name. Do not access any
1088 * address inside the PCI regions unless this call returns
1091 * Returns 0 on success, or %EBUSY on error. A warning
1092 * message is also printed on failure.
1094 int pci_request_region(struct pci_dev
*pdev
, int bar
, const char *res_name
)
1096 struct pci_devres
*dr
;
1098 if (pci_resource_len(pdev
, bar
) == 0)
1101 if (pci_resource_flags(pdev
, bar
) & IORESOURCE_IO
) {
1102 if (!request_region(pci_resource_start(pdev
, bar
),
1103 pci_resource_len(pdev
, bar
), res_name
))
1106 else if (pci_resource_flags(pdev
, bar
) & IORESOURCE_MEM
) {
1107 if (!request_mem_region(pci_resource_start(pdev
, bar
),
1108 pci_resource_len(pdev
, bar
), res_name
))
1112 dr
= find_pci_dr(pdev
);
1114 dr
->region_mask
|= 1 << bar
;
1119 printk (KERN_WARNING
"PCI: Unable to reserve %s region #%d:%llx@%llx "
1121 pci_resource_flags(pdev
, bar
) & IORESOURCE_IO
? "I/O" : "mem",
1122 bar
+ 1, /* PCI BAR # */
1123 (unsigned long long)pci_resource_len(pdev
, bar
),
1124 (unsigned long long)pci_resource_start(pdev
, bar
),
1130 * pci_release_selected_regions - Release selected PCI I/O and memory resources
1131 * @pdev: PCI device whose resources were previously reserved
1132 * @bars: Bitmask of BARs to be released
1134 * Release selected PCI I/O and memory resources previously reserved.
1135 * Call this function only after all use of the PCI regions has ceased.
1137 void pci_release_selected_regions(struct pci_dev
*pdev
, int bars
)
1141 for (i
= 0; i
< 6; i
++)
1142 if (bars
& (1 << i
))
1143 pci_release_region(pdev
, i
);
1147 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
1148 * @pdev: PCI device whose resources are to be reserved
1149 * @bars: Bitmask of BARs to be requested
1150 * @res_name: Name to be associated with resource
1152 int pci_request_selected_regions(struct pci_dev
*pdev
, int bars
,
1153 const char *res_name
)
1157 for (i
= 0; i
< 6; i
++)
1158 if (bars
& (1 << i
))
1159 if(pci_request_region(pdev
, i
, res_name
))
1165 if (bars
& (1 << i
))
1166 pci_release_region(pdev
, i
);
1172 * pci_release_regions - Release reserved PCI I/O and memory resources
1173 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
1175 * Releases all PCI I/O and memory resources previously reserved by a
1176 * successful call to pci_request_regions. Call this function only
1177 * after all use of the PCI regions has ceased.
1180 void pci_release_regions(struct pci_dev
*pdev
)
1182 pci_release_selected_regions(pdev
, (1 << 6) - 1);
1186 * pci_request_regions - Reserved PCI I/O and memory resources
1187 * @pdev: PCI device whose resources are to be reserved
1188 * @res_name: Name to be associated with resource.
1190 * Mark all PCI regions associated with PCI device @pdev as
1191 * being reserved by owner @res_name. Do not access any
1192 * address inside the PCI regions unless this call returns
1195 * Returns 0 on success, or %EBUSY on error. A warning
1196 * message is also printed on failure.
1198 int pci_request_regions(struct pci_dev
*pdev
, const char *res_name
)
1200 return pci_request_selected_regions(pdev
, ((1 << 6) - 1), res_name
);
1204 * pci_set_master - enables bus-mastering for device dev
1205 * @dev: the PCI device to enable
1207 * Enables bus-mastering on the device and calls pcibios_set_master()
1208 * to do the needed arch specific settings.
1211 pci_set_master(struct pci_dev
*dev
)
1215 pci_read_config_word(dev
, PCI_COMMAND
, &cmd
);
1216 if (! (cmd
& PCI_COMMAND_MASTER
)) {
1217 pr_debug("PCI: Enabling bus mastering for device %s\n", pci_name(dev
));
1218 cmd
|= PCI_COMMAND_MASTER
;
1219 pci_write_config_word(dev
, PCI_COMMAND
, cmd
);
1221 dev
->is_busmaster
= 1;
1222 pcibios_set_master(dev
);
1225 #ifdef PCI_DISABLE_MWI
1226 int pci_set_mwi(struct pci_dev
*dev
)
1231 int pci_try_set_mwi(struct pci_dev
*dev
)
1236 void pci_clear_mwi(struct pci_dev
*dev
)
1242 #ifndef PCI_CACHE_LINE_BYTES
1243 #define PCI_CACHE_LINE_BYTES L1_CACHE_BYTES
1246 /* This can be overridden by arch code. */
1247 /* Don't forget this is measured in 32-bit words, not bytes */
1248 u8 pci_cache_line_size
= PCI_CACHE_LINE_BYTES
/ 4;
1251 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
1252 * @dev: the PCI device for which MWI is to be enabled
1254 * Helper function for pci_set_mwi.
1255 * Originally copied from drivers/net/acenic.c.
1256 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
1258 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1261 pci_set_cacheline_size(struct pci_dev
*dev
)
1265 if (!pci_cache_line_size
)
1266 return -EINVAL
; /* The system doesn't support MWI. */
1268 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
1269 equal to or multiple of the right value. */
1270 pci_read_config_byte(dev
, PCI_CACHE_LINE_SIZE
, &cacheline_size
);
1271 if (cacheline_size
>= pci_cache_line_size
&&
1272 (cacheline_size
% pci_cache_line_size
) == 0)
1275 /* Write the correct value. */
1276 pci_write_config_byte(dev
, PCI_CACHE_LINE_SIZE
, pci_cache_line_size
);
1278 pci_read_config_byte(dev
, PCI_CACHE_LINE_SIZE
, &cacheline_size
);
1279 if (cacheline_size
== pci_cache_line_size
)
1282 printk(KERN_DEBUG
"PCI: cache line size of %d is not supported "
1283 "by device %s\n", pci_cache_line_size
<< 2, pci_name(dev
));
1289 * pci_set_mwi - enables memory-write-invalidate PCI transaction
1290 * @dev: the PCI device for which MWI is enabled
1292 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1294 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1297 pci_set_mwi(struct pci_dev
*dev
)
1302 rc
= pci_set_cacheline_size(dev
);
1306 pci_read_config_word(dev
, PCI_COMMAND
, &cmd
);
1307 if (! (cmd
& PCI_COMMAND_INVALIDATE
)) {
1308 pr_debug("PCI: Enabling Mem-Wr-Inval for device %s\n",
1310 cmd
|= PCI_COMMAND_INVALIDATE
;
1311 pci_write_config_word(dev
, PCI_COMMAND
, cmd
);
1318 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
1319 * @dev: the PCI device for which MWI is enabled
1321 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1322 * Callers are not required to check the return value.
1324 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1326 int pci_try_set_mwi(struct pci_dev
*dev
)
1328 int rc
= pci_set_mwi(dev
);
1333 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
1334 * @dev: the PCI device to disable
1336 * Disables PCI Memory-Write-Invalidate transaction on the device
1339 pci_clear_mwi(struct pci_dev
*dev
)
1343 pci_read_config_word(dev
, PCI_COMMAND
, &cmd
);
1344 if (cmd
& PCI_COMMAND_INVALIDATE
) {
1345 cmd
&= ~PCI_COMMAND_INVALIDATE
;
1346 pci_write_config_word(dev
, PCI_COMMAND
, cmd
);
1349 #endif /* ! PCI_DISABLE_MWI */
1352 * pci_intx - enables/disables PCI INTx for device dev
1353 * @pdev: the PCI device to operate on
1354 * @enable: boolean: whether to enable or disable PCI INTx
1356 * Enables/disables PCI INTx for device dev
1359 pci_intx(struct pci_dev
*pdev
, int enable
)
1361 u16 pci_command
, new;
1363 pci_read_config_word(pdev
, PCI_COMMAND
, &pci_command
);
1366 new = pci_command
& ~PCI_COMMAND_INTX_DISABLE
;
1368 new = pci_command
| PCI_COMMAND_INTX_DISABLE
;
1371 if (new != pci_command
) {
1372 struct pci_devres
*dr
;
1374 pci_write_config_word(pdev
, PCI_COMMAND
, new);
1376 dr
= find_pci_dr(pdev
);
1377 if (dr
&& !dr
->restore_intx
) {
1378 dr
->restore_intx
= 1;
1379 dr
->orig_intx
= !enable
;
1385 * pci_msi_off - disables any msi or msix capabilities
1386 * @dev: the PCI device to operate on
1388 * If you want to use msi see pci_enable_msi and friends.
1389 * This is a lower level primitive that allows us to disable
1390 * msi operation at the device level.
1392 void pci_msi_off(struct pci_dev
*dev
)
1397 pos
= pci_find_capability(dev
, PCI_CAP_ID_MSI
);
1399 pci_read_config_word(dev
, pos
+ PCI_MSI_FLAGS
, &control
);
1400 control
&= ~PCI_MSI_FLAGS_ENABLE
;
1401 pci_write_config_word(dev
, pos
+ PCI_MSI_FLAGS
, control
);
1403 pos
= pci_find_capability(dev
, PCI_CAP_ID_MSIX
);
1405 pci_read_config_word(dev
, pos
+ PCI_MSIX_FLAGS
, &control
);
1406 control
&= ~PCI_MSIX_FLAGS_ENABLE
;
1407 pci_write_config_word(dev
, pos
+ PCI_MSIX_FLAGS
, control
);
1411 #ifndef HAVE_ARCH_PCI_SET_DMA_MASK
1413 * These can be overridden by arch-specific implementations
1416 pci_set_dma_mask(struct pci_dev
*dev
, u64 mask
)
1418 if (!pci_dma_supported(dev
, mask
))
1421 dev
->dma_mask
= mask
;
1427 pci_set_consistent_dma_mask(struct pci_dev
*dev
, u64 mask
)
1429 if (!pci_dma_supported(dev
, mask
))
1432 dev
->dev
.coherent_dma_mask
= mask
;
1438 #ifndef HAVE_ARCH_PCI_SET_DMA_MAX_SEGMENT_SIZE
1439 int pci_set_dma_max_seg_size(struct pci_dev
*dev
, unsigned int size
)
1441 return dma_set_max_seg_size(&dev
->dev
, size
);
1443 EXPORT_SYMBOL(pci_set_dma_max_seg_size
);
1446 #ifndef HAVE_ARCH_PCI_SET_DMA_SEGMENT_BOUNDARY
1447 int pci_set_dma_seg_boundary(struct pci_dev
*dev
, unsigned long mask
)
1449 return dma_set_seg_boundary(&dev
->dev
, mask
);
1451 EXPORT_SYMBOL(pci_set_dma_seg_boundary
);
1455 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
1456 * @dev: PCI device to query
1458 * Returns mmrbc: maximum designed memory read count in bytes
1459 * or appropriate error value.
1461 int pcix_get_max_mmrbc(struct pci_dev
*dev
)
1466 cap
= pci_find_capability(dev
, PCI_CAP_ID_PCIX
);
1470 err
= pci_read_config_dword(dev
, cap
+ PCI_X_STATUS
, &stat
);
1474 return (stat
& PCI_X_STATUS_MAX_READ
) >> 12;
1476 EXPORT_SYMBOL(pcix_get_max_mmrbc
);
1479 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
1480 * @dev: PCI device to query
1482 * Returns mmrbc: maximum memory read count in bytes
1483 * or appropriate error value.
1485 int pcix_get_mmrbc(struct pci_dev
*dev
)
1490 cap
= pci_find_capability(dev
, PCI_CAP_ID_PCIX
);
1494 ret
= pci_read_config_dword(dev
, cap
+ PCI_X_CMD
, &cmd
);
1496 ret
= 512 << ((cmd
& PCI_X_CMD_MAX_READ
) >> 2);
1500 EXPORT_SYMBOL(pcix_get_mmrbc
);
1503 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
1504 * @dev: PCI device to query
1505 * @mmrbc: maximum memory read count in bytes
1506 * valid values are 512, 1024, 2048, 4096
1508 * If possible sets maximum memory read byte count, some bridges have erratas
1509 * that prevent this.
1511 int pcix_set_mmrbc(struct pci_dev
*dev
, int mmrbc
)
1513 int cap
, err
= -EINVAL
;
1514 u32 stat
, cmd
, v
, o
;
1516 if (mmrbc
< 512 || mmrbc
> 4096 || !is_power_of_2(mmrbc
))
1519 v
= ffs(mmrbc
) - 10;
1521 cap
= pci_find_capability(dev
, PCI_CAP_ID_PCIX
);
1525 err
= pci_read_config_dword(dev
, cap
+ PCI_X_STATUS
, &stat
);
1529 if (v
> (stat
& PCI_X_STATUS_MAX_READ
) >> 21)
1532 err
= pci_read_config_dword(dev
, cap
+ PCI_X_CMD
, &cmd
);
1536 o
= (cmd
& PCI_X_CMD_MAX_READ
) >> 2;
1538 if (v
> o
&& dev
->bus
&&
1539 (dev
->bus
->bus_flags
& PCI_BUS_FLAGS_NO_MMRBC
))
1542 cmd
&= ~PCI_X_CMD_MAX_READ
;
1544 err
= pci_write_config_dword(dev
, cap
+ PCI_X_CMD
, cmd
);
1549 EXPORT_SYMBOL(pcix_set_mmrbc
);
1552 * pcie_get_readrq - get PCI Express read request size
1553 * @dev: PCI device to query
1555 * Returns maximum memory read request in bytes
1556 * or appropriate error value.
1558 int pcie_get_readrq(struct pci_dev
*dev
)
1563 cap
= pci_find_capability(dev
, PCI_CAP_ID_EXP
);
1567 ret
= pci_read_config_word(dev
, cap
+ PCI_EXP_DEVCTL
, &ctl
);
1569 ret
= 128 << ((ctl
& PCI_EXP_DEVCTL_READRQ
) >> 12);
1573 EXPORT_SYMBOL(pcie_get_readrq
);
1576 * pcie_set_readrq - set PCI Express maximum memory read request
1577 * @dev: PCI device to query
1578 * @rq: maximum memory read count in bytes
1579 * valid values are 128, 256, 512, 1024, 2048, 4096
1581 * If possible sets maximum read byte count
1583 int pcie_set_readrq(struct pci_dev
*dev
, int rq
)
1585 int cap
, err
= -EINVAL
;
1588 if (rq
< 128 || rq
> 4096 || !is_power_of_2(rq
))
1591 v
= (ffs(rq
) - 8) << 12;
1593 cap
= pci_find_capability(dev
, PCI_CAP_ID_EXP
);
1597 err
= pci_read_config_word(dev
, cap
+ PCI_EXP_DEVCTL
, &ctl
);
1601 if ((ctl
& PCI_EXP_DEVCTL_READRQ
) != v
) {
1602 ctl
&= ~PCI_EXP_DEVCTL_READRQ
;
1604 err
= pci_write_config_dword(dev
, cap
+ PCI_EXP_DEVCTL
, ctl
);
1610 EXPORT_SYMBOL(pcie_set_readrq
);
1613 * pci_select_bars - Make BAR mask from the type of resource
1614 * @dev: the PCI device for which BAR mask is made
1615 * @flags: resource type mask to be selected
1617 * This helper routine makes bar mask from the type of resource.
1619 int pci_select_bars(struct pci_dev
*dev
, unsigned long flags
)
1622 for (i
= 0; i
< PCI_NUM_RESOURCES
; i
++)
1623 if (pci_resource_flags(dev
, i
) & flags
)
1628 static void __devinit
pci_no_domains(void)
1630 #ifdef CONFIG_PCI_DOMAINS
1631 pci_domains_supported
= 0;
1635 static int __devinit
pci_init(void)
1637 struct pci_dev
*dev
= NULL
;
1639 while ((dev
= pci_get_device(PCI_ANY_ID
, PCI_ANY_ID
, dev
)) != NULL
) {
1640 pci_fixup_device(pci_fixup_final
, dev
);
1645 static int __devinit
pci_setup(char *str
)
1648 char *k
= strchr(str
, ',');
1651 if (*str
&& (str
= pcibios_setup(str
)) && *str
) {
1652 if (!strcmp(str
, "nomsi")) {
1654 } else if (!strcmp(str
, "noaer")) {
1656 } else if (!strcmp(str
, "nodomains")) {
1658 } else if (!strncmp(str
, "cbiosize=", 9)) {
1659 pci_cardbus_io_size
= memparse(str
+ 9, &str
);
1660 } else if (!strncmp(str
, "cbmemsize=", 10)) {
1661 pci_cardbus_mem_size
= memparse(str
+ 10, &str
);
1663 printk(KERN_ERR
"PCI: Unknown option `%s'\n",
1671 early_param("pci", pci_setup
);
1673 device_initcall(pci_init
);
1675 EXPORT_SYMBOL(pci_reenable_device
);
1676 EXPORT_SYMBOL(pci_enable_device_io
);
1677 EXPORT_SYMBOL(pci_enable_device_mem
);
1678 EXPORT_SYMBOL(pci_enable_device
);
1679 EXPORT_SYMBOL(pcim_enable_device
);
1680 EXPORT_SYMBOL(pcim_pin_device
);
1681 EXPORT_SYMBOL(pci_disable_device
);
1682 EXPORT_SYMBOL(pci_find_capability
);
1683 EXPORT_SYMBOL(pci_bus_find_capability
);
1684 EXPORT_SYMBOL(pci_release_regions
);
1685 EXPORT_SYMBOL(pci_request_regions
);
1686 EXPORT_SYMBOL(pci_release_region
);
1687 EXPORT_SYMBOL(pci_request_region
);
1688 EXPORT_SYMBOL(pci_release_selected_regions
);
1689 EXPORT_SYMBOL(pci_request_selected_regions
);
1690 EXPORT_SYMBOL(pci_set_master
);
1691 EXPORT_SYMBOL(pci_set_mwi
);
1692 EXPORT_SYMBOL(pci_try_set_mwi
);
1693 EXPORT_SYMBOL(pci_clear_mwi
);
1694 EXPORT_SYMBOL_GPL(pci_intx
);
1695 EXPORT_SYMBOL(pci_set_dma_mask
);
1696 EXPORT_SYMBOL(pci_set_consistent_dma_mask
);
1697 EXPORT_SYMBOL(pci_assign_resource
);
1698 EXPORT_SYMBOL(pci_find_parent_resource
);
1699 EXPORT_SYMBOL(pci_select_bars
);
1701 EXPORT_SYMBOL(pci_set_power_state
);
1702 EXPORT_SYMBOL(pci_save_state
);
1703 EXPORT_SYMBOL(pci_restore_state
);
1704 EXPORT_SYMBOL(pci_enable_wake
);
1705 EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state
);