4 * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
5 * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
6 * Copyright (c) 2007-2008 Jiri Slaby <jirislaby@gmail.com>
8 * Permission to use, copy, modify, and distribute this software for any
9 * purpose with or without fee is hereby granted, provided that the above
10 * copyright notice and this permission notice appear in all copies.
12 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
13 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
14 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
15 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
16 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
17 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
18 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
24 #include <linux/delay.h>
30 /* Struct to hold initial RF register values (RF Banks) */
32 u8 rf_bank
; /* check out ath5k_reg.h */
33 u16 rf_register
; /* register address */
34 u32 rf_value
[5]; /* register value for different modes (above) */
38 * Mode-specific RF Gain table (64bytes) for RF5111/5112
39 * (RF5110 only comes with AR5210 and only supports a/turbo a mode so initial
40 * RF Gain values are included in AR5K_AR5210_INI)
42 struct ath5k_ini_rfgain
{
43 u16 rfg_register
; /* RF Gain register address */
44 u32 rfg_value
[2]; /* [freq (see below)] */
47 struct ath5k_gain_opt
{
50 const struct ath5k_gain_opt_step go_step
[AR5K_GAIN_STEP_COUNT
];
53 /* RF5111 mode-specific init registers */
54 static const struct ath5k_ini_rf rfregs_5111
[] = {
56 /* mode a/XR mode aTurbo mode b mode g mode gTurbo */
57 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
59 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
61 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
63 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
65 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
67 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
69 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
71 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
73 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
75 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
77 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
79 { 0x00380000, 0x00380000, 0x00380000, 0x00380000, 0x00380000 } },
81 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
83 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
85 { 0x00000000, 0x00000000, 0x000000c0, 0x00000080, 0x00000080 } },
87 { 0x000400f9, 0x000400f9, 0x000400ff, 0x000400fd, 0x000400fd } },
89 { 0x00000000, 0x00000000, 0x00000004, 0x00000004, 0x00000004 } },
91 { 0x00000020, 0x00000020, 0x00000020, 0x00000020, 0x00000020 } },
93 { 0x00000010, 0x00000014, 0x00000010, 0x00000010, 0x00000014 } },
95 { 0x00601068, 0x00601068, 0x00601068, 0x00601068, 0x00601068 } },
97 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
99 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
101 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
103 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
105 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
107 { 0x10000000, 0x10000000, 0x10000000, 0x10000000, 0x10000000 } },
109 { 0x04000000, 0x04000000, 0x04000000, 0x04000000, 0x04000000 } },
111 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
113 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
115 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
117 { 0x00000000, 0x00000000, 0x0a000000, 0x00000000, 0x00000000 } },
119 { 0x003800c0, 0x00380080, 0x023800c0, 0x003800c0, 0x003800c0 } },
121 { 0x00020006, 0x00020006, 0x00000006, 0x00020006, 0x00020006 } },
123 { 0x00000089, 0x00000089, 0x00000089, 0x00000089, 0x00000089 } },
125 { 0x000000a0, 0x000000a0, 0x000000a0, 0x000000a0, 0x000000a0 } },
127 { 0x00040007, 0x00040007, 0x00040007, 0x00040007, 0x00040007 } },
129 { 0x0000001a, 0x0000001a, 0x0000001a, 0x0000001a, 0x0000001a } },
131 { 0x00000040, 0x00000048, 0x00000040, 0x00000040, 0x00000040 } },
133 { 0x00000010, 0x00000010, 0x00000010, 0x00000010, 0x00000010 } },
135 { 0x00000008, 0x00000008, 0x00000008, 0x00000008, 0x00000008 } },
137 { 0x0000004f, 0x0000004f, 0x0000004f, 0x0000004f, 0x0000004f } },
139 { 0x000000f1, 0x000000f1, 0x00000061, 0x000000f1, 0x000000f1 } },
141 { 0x0000904f, 0x0000904f, 0x0000904c, 0x0000904f, 0x0000904f } },
143 { 0x0000125a, 0x0000125a, 0x0000129a, 0x0000125a, 0x0000125a } },
145 { 0x0000000e, 0x0000000e, 0x0000000f, 0x0000000e, 0x0000000e } },
148 /* Initial RF Gain settings for RF5111 */
149 static const struct ath5k_ini_rfgain rfgain_5111
[] = {
151 { AR5K_RF_GAIN(0), { 0x000001a9, 0x00000000 } },
152 { AR5K_RF_GAIN(1), { 0x000001e9, 0x00000040 } },
153 { AR5K_RF_GAIN(2), { 0x00000029, 0x00000080 } },
154 { AR5K_RF_GAIN(3), { 0x00000069, 0x00000150 } },
155 { AR5K_RF_GAIN(4), { 0x00000199, 0x00000190 } },
156 { AR5K_RF_GAIN(5), { 0x000001d9, 0x000001d0 } },
157 { AR5K_RF_GAIN(6), { 0x00000019, 0x00000010 } },
158 { AR5K_RF_GAIN(7), { 0x00000059, 0x00000044 } },
159 { AR5K_RF_GAIN(8), { 0x00000099, 0x00000084 } },
160 { AR5K_RF_GAIN(9), { 0x000001a5, 0x00000148 } },
161 { AR5K_RF_GAIN(10), { 0x000001e5, 0x00000188 } },
162 { AR5K_RF_GAIN(11), { 0x00000025, 0x000001c8 } },
163 { AR5K_RF_GAIN(12), { 0x000001c8, 0x00000014 } },
164 { AR5K_RF_GAIN(13), { 0x00000008, 0x00000042 } },
165 { AR5K_RF_GAIN(14), { 0x00000048, 0x00000082 } },
166 { AR5K_RF_GAIN(15), { 0x00000088, 0x00000178 } },
167 { AR5K_RF_GAIN(16), { 0x00000198, 0x000001b8 } },
168 { AR5K_RF_GAIN(17), { 0x000001d8, 0x000001f8 } },
169 { AR5K_RF_GAIN(18), { 0x00000018, 0x00000012 } },
170 { AR5K_RF_GAIN(19), { 0x00000058, 0x00000052 } },
171 { AR5K_RF_GAIN(20), { 0x00000098, 0x00000092 } },
172 { AR5K_RF_GAIN(21), { 0x000001a4, 0x0000017c } },
173 { AR5K_RF_GAIN(22), { 0x000001e4, 0x000001bc } },
174 { AR5K_RF_GAIN(23), { 0x00000024, 0x000001fc } },
175 { AR5K_RF_GAIN(24), { 0x00000064, 0x0000000a } },
176 { AR5K_RF_GAIN(25), { 0x000000a4, 0x0000004a } },
177 { AR5K_RF_GAIN(26), { 0x000000e4, 0x0000008a } },
178 { AR5K_RF_GAIN(27), { 0x0000010a, 0x0000015a } },
179 { AR5K_RF_GAIN(28), { 0x0000014a, 0x0000019a } },
180 { AR5K_RF_GAIN(29), { 0x0000018a, 0x000001da } },
181 { AR5K_RF_GAIN(30), { 0x000001ca, 0x0000000e } },
182 { AR5K_RF_GAIN(31), { 0x0000000a, 0x0000004e } },
183 { AR5K_RF_GAIN(32), { 0x0000004a, 0x0000008e } },
184 { AR5K_RF_GAIN(33), { 0x0000008a, 0x0000015e } },
185 { AR5K_RF_GAIN(34), { 0x000001ba, 0x0000019e } },
186 { AR5K_RF_GAIN(35), { 0x000001fa, 0x000001de } },
187 { AR5K_RF_GAIN(36), { 0x0000003a, 0x00000009 } },
188 { AR5K_RF_GAIN(37), { 0x0000007a, 0x00000049 } },
189 { AR5K_RF_GAIN(38), { 0x00000186, 0x00000089 } },
190 { AR5K_RF_GAIN(39), { 0x000001c6, 0x00000179 } },
191 { AR5K_RF_GAIN(40), { 0x00000006, 0x000001b9 } },
192 { AR5K_RF_GAIN(41), { 0x00000046, 0x000001f9 } },
193 { AR5K_RF_GAIN(42), { 0x00000086, 0x00000039 } },
194 { AR5K_RF_GAIN(43), { 0x000000c6, 0x00000079 } },
195 { AR5K_RF_GAIN(44), { 0x000000c6, 0x000000b9 } },
196 { AR5K_RF_GAIN(45), { 0x000000c6, 0x000001bd } },
197 { AR5K_RF_GAIN(46), { 0x000000c6, 0x000001fd } },
198 { AR5K_RF_GAIN(47), { 0x000000c6, 0x0000003d } },
199 { AR5K_RF_GAIN(48), { 0x000000c6, 0x0000007d } },
200 { AR5K_RF_GAIN(49), { 0x000000c6, 0x000000bd } },
201 { AR5K_RF_GAIN(50), { 0x000000c6, 0x000000fd } },
202 { AR5K_RF_GAIN(51), { 0x000000c6, 0x000000fd } },
203 { AR5K_RF_GAIN(52), { 0x000000c6, 0x000000fd } },
204 { AR5K_RF_GAIN(53), { 0x000000c6, 0x000000fd } },
205 { AR5K_RF_GAIN(54), { 0x000000c6, 0x000000fd } },
206 { AR5K_RF_GAIN(55), { 0x000000c6, 0x000000fd } },
207 { AR5K_RF_GAIN(56), { 0x000000c6, 0x000000fd } },
208 { AR5K_RF_GAIN(57), { 0x000000c6, 0x000000fd } },
209 { AR5K_RF_GAIN(58), { 0x000000c6, 0x000000fd } },
210 { AR5K_RF_GAIN(59), { 0x000000c6, 0x000000fd } },
211 { AR5K_RF_GAIN(60), { 0x000000c6, 0x000000fd } },
212 { AR5K_RF_GAIN(61), { 0x000000c6, 0x000000fd } },
213 { AR5K_RF_GAIN(62), { 0x000000c6, 0x000000fd } },
214 { AR5K_RF_GAIN(63), { 0x000000c6, 0x000000fd } },
217 static const struct ath5k_gain_opt rfgain_opt_5111
= {
221 { { 4, 1, 1, 1 }, 6 },
222 { { 4, 0, 1, 1 }, 4 },
223 { { 3, 1, 1, 1 }, 3 },
224 { { 4, 0, 0, 1 }, 1 },
225 { { 4, 1, 1, 0 }, 0 },
226 { { 4, 0, 1, 0 }, -2 },
227 { { 3, 1, 1, 0 }, -3 },
228 { { 4, 0, 0, 0 }, -4 },
229 { { 2, 1, 1, 0 }, -6 }
233 /* RF5112 mode-specific init registers */
234 static const struct ath5k_ini_rf rfregs_5112
[] = {
236 /* mode a/XR mode aTurbo mode b mode g mode gTurbo */
237 { 0x00000020, 0x00000020, 0x00000020, 0x00000020, 0x00000020 } },
239 { 0x03060408, 0x03070408, 0x03060408, 0x03060408, 0x03070408 } },
241 { 0x00a0c0c0, 0x00a0c0c0, 0x00e0c0c0, 0x00e0c0c0, 0x00e0c0c0 } },
243 { 0x00a00000, 0x00a00000, 0x00a00000, 0x00a00000, 0x00a00000 } },
245 { 0x000a0000, 0x000a0000, 0x000a0000, 0x000a0000, 0x000a0000 } },
247 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
249 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
251 { 0x00660000, 0x00660000, 0x00660000, 0x00660000, 0x00660000 } },
253 { 0x00db0000, 0x00db0000, 0x00db0000, 0x00db0000, 0x00db0000 } },
255 { 0x00f10000, 0x00f10000, 0x00f10000, 0x00f10000, 0x00f10000 } },
257 { 0x00120000, 0x00120000, 0x00120000, 0x00120000, 0x00120000 } },
259 { 0x00120000, 0x00120000, 0x00120000, 0x00120000, 0x00120000 } },
261 { 0x00730000, 0x00730000, 0x00730000, 0x00730000, 0x00730000 } },
263 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
265 { 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000 } },
267 { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
269 { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
271 { 0x008b0000, 0x008b0000, 0x008b0000, 0x008b0000, 0x008b0000 } },
273 { 0x00600000, 0x00600000, 0x00600000, 0x00600000, 0x00600000 } },
275 { 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000 } },
277 { 0x00840000, 0x00840000, 0x00840000, 0x00840000, 0x00840000 } },
279 { 0x00640000, 0x00640000, 0x00640000, 0x00640000, 0x00640000 } },
281 { 0x00200000, 0x00200000, 0x00200000, 0x00200000, 0x00200000 } },
283 { 0x00240000, 0x00240000, 0x00240000, 0x00240000, 0x00240000 } },
285 { 0x00250000, 0x00250000, 0x00250000, 0x00250000, 0x00250000 } },
287 { 0x00110000, 0x00110000, 0x00110000, 0x00110000, 0x00110000 } },
289 { 0x00110000, 0x00110000, 0x00110000, 0x00110000, 0x00110000 } },
291 { 0x00510000, 0x00510000, 0x00510000, 0x00510000, 0x00510000 } },
293 { 0x1c040000, 0x1c040000, 0x1c040000, 0x1c040000, 0x1c040000 } },
295 { 0x000a0000, 0x000a0000, 0x000a0000, 0x000a0000, 0x000a0000 } },
297 { 0x00a10000, 0x00a10000, 0x00a10000, 0x00a10000, 0x00a10000 } },
299 { 0x00400000, 0x00400000, 0x00400000, 0x00400000, 0x00400000 } },
301 { 0x03090000, 0x03090000, 0x03090000, 0x03090000, 0x03090000 } },
303 { 0x06000000, 0x06000000, 0x06000000, 0x06000000, 0x06000000 } },
305 { 0x000000b0, 0x000000b0, 0x000000a8, 0x000000a8, 0x000000a8 } },
307 { 0x0000002e, 0x0000002e, 0x0000002e, 0x0000002e, 0x0000002e } },
309 { 0x006c4a41, 0x006c4a41, 0x006c4af1, 0x006c4a61, 0x006c4a61 } },
311 { 0x0050892a, 0x0050892a, 0x0050892b, 0x0050892b, 0x0050892b } },
313 { 0x00842400, 0x00842400, 0x00842400, 0x00842400, 0x00842400 } },
315 { 0x00c69200, 0x00c69200, 0x00c69200, 0x00c69200, 0x00c69200 } },
317 { 0x0002000c, 0x0002000c, 0x0002000c, 0x0002000c, 0x0002000c } },
319 { 0x00000094, 0x00000094, 0x00000094, 0x00000094, 0x00000094 } },
321 { 0x00000091, 0x00000091, 0x00000091, 0x00000091, 0x00000091 } },
323 { 0x0000000a, 0x0000000a, 0x00000012, 0x00000012, 0x00000012 } },
325 { 0x00000080, 0x00000080, 0x00000080, 0x00000080, 0x00000080 } },
327 { 0x000000c1, 0x000000c1, 0x000000c1, 0x000000c1, 0x000000c1 } },
329 { 0x00000060, 0x00000060, 0x00000060, 0x00000060, 0x00000060 } },
331 { 0x000000f0, 0x000000f0, 0x000000f0, 0x000000f0, 0x000000f0 } },
333 { 0x00000022, 0x00000022, 0x00000022, 0x00000022, 0x00000022 } },
335 { 0x00000092, 0x00000092, 0x00000092, 0x00000092, 0x00000092 } },
337 { 0x000000d4, 0x000000d4, 0x000000d4, 0x000000d4, 0x000000d4 } },
339 { 0x000014cc, 0x000014cc, 0x000014cc, 0x000014cc, 0x000014cc } },
341 { 0x0000048c, 0x0000048c, 0x0000048c, 0x0000048c, 0x0000048c } },
343 { 0x00000003, 0x00000003, 0x00000003, 0x00000003, 0x00000003 } },
346 /* RF5112A mode-specific init registers */
347 static const struct ath5k_ini_rf rfregs_5112a
[] = {
349 /* mode a/XR mode aTurbo mode b mode g mode gTurbo */
350 { 0x00000020, 0x00000020, 0x00000020, 0x00000020, 0x00000020 } },
352 { 0x03060408, 0x03070408, 0x03060408, 0x03060408, 0x03070408 } },
354 { 0x00a0c0c0, 0x00a0c0c0, 0x00e0c0c0, 0x00e0c0c0, 0x00e0c0c0 } },
356 { 0x0f000000, 0x0f000000, 0x0f000000, 0x0f000000, 0x0f000000 } },
358 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
360 { 0x00800000, 0x00800000, 0x00800000, 0x00800000, 0x00800000 } },
362 { 0x002a0000, 0x002a0000, 0x002a0000, 0x002a0000, 0x002a0000 } },
364 { 0x00010000, 0x00010000, 0x00010000, 0x00010000, 0x00010000 } },
366 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
368 { 0x00180000, 0x00180000, 0x00180000, 0x00180000, 0x00180000 } },
370 { 0x00600000, 0x00600000, 0x006e0000, 0x006e0000, 0x006e0000 } },
372 { 0x00c70000, 0x00c70000, 0x00c70000, 0x00c70000, 0x00c70000 } },
374 { 0x004b0000, 0x004b0000, 0x004b0000, 0x004b0000, 0x004b0000 } },
376 { 0x04480000, 0x04480000, 0x04480000, 0x04480000, 0x04480000 } },
378 { 0x00220000, 0x00220000, 0x00220000, 0x00220000, 0x00220000 } },
380 { 0x00e40000, 0x00e40000, 0x00e40000, 0x00e40000, 0x00e40000 } },
382 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
384 { 0x00fc0000, 0x00fc0000, 0x00fc0000, 0x00fc0000, 0x00fc0000 } },
386 { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
388 { 0x043f0000, 0x043f0000, 0x043f0000, 0x043f0000, 0x043f0000 } },
390 { 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000 } },
392 { 0x00190000, 0x00190000, 0x00190000, 0x00190000, 0x00190000 } },
394 { 0x00240000, 0x00240000, 0x00240000, 0x00240000, 0x00240000 } },
396 { 0x00b40000, 0x00b40000, 0x00b40000, 0x00b40000, 0x00b40000 } },
398 { 0x00990000, 0x00990000, 0x00990000, 0x00990000, 0x00990000 } },
400 { 0x00500000, 0x00500000, 0x00500000, 0x00500000, 0x00500000 } },
402 { 0x002a0000, 0x002a0000, 0x002a0000, 0x002a0000, 0x002a0000 } },
404 { 0x00120000, 0x00120000, 0x00120000, 0x00120000, 0x00120000 } },
406 { 0xc0320000, 0xc0320000, 0xc0320000, 0xc0320000, 0xc0320000 } },
408 { 0x01740000, 0x01740000, 0x01740000, 0x01740000, 0x01740000 } },
410 { 0x00110000, 0x00110000, 0x00110000, 0x00110000, 0x00110000 } },
412 { 0x86280000, 0x86280000, 0x86280000, 0x86280000, 0x86280000 } },
414 { 0x31840000, 0x31840000, 0x31840000, 0x31840000, 0x31840000 } },
416 { 0x00020080, 0x00020080, 0x00020080, 0x00020080, 0x00020080 } },
418 { 0x00080009, 0x00080009, 0x00080009, 0x00080009, 0x00080009 } },
420 { 0x00000003, 0x00000003, 0x00000003, 0x00000003, 0x00000003 } },
422 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
424 { 0x000000b2, 0x000000b2, 0x000000b2, 0x000000b2, 0x000000b2 } },
426 { 0x00b02084, 0x00b02084, 0x00b02084, 0x00b02084, 0x00b02084 } },
428 { 0x004125a4, 0x004125a4, 0x004125a4, 0x004125a4, 0x004125a4 } },
430 { 0x00119220, 0x00119220, 0x00119220, 0x00119220, 0x00119220 } },
432 { 0x001a4800, 0x001a4800, 0x001a4800, 0x001a4800, 0x001a4800 } },
434 { 0x000b0230, 0x000b0230, 0x000b0230, 0x000b0230, 0x000b0230 } },
436 { 0x00000094, 0x00000094, 0x00000094, 0x00000094, 0x00000094 } },
438 { 0x00000091, 0x00000091, 0x00000091, 0x00000091, 0x00000091 } },
440 { 0x00000012, 0x00000012, 0x00000012, 0x00000012, 0x00000012 } },
442 { 0x00000080, 0x00000080, 0x00000080, 0x00000080, 0x00000080 } },
444 { 0x000000d9, 0x000000d9, 0x000000d9, 0x000000d9, 0x000000d9 } },
446 { 0x00000060, 0x00000060, 0x00000060, 0x00000060, 0x00000060 } },
448 { 0x000000f0, 0x000000f0, 0x000000f0, 0x000000f0, 0x000000f0 } },
450 { 0x000000a2, 0x000000a2, 0x000000a2, 0x000000a2, 0x000000a2 } },
452 { 0x00000052, 0x00000052, 0x00000052, 0x00000052, 0x00000052 } },
454 { 0x000000d4, 0x000000d4, 0x000000d4, 0x000000d4, 0x000000d4 } },
456 { 0x000014cc, 0x000014cc, 0x000014cc, 0x000014cc, 0x000014cc } },
458 { 0x0000048c, 0x0000048c, 0x0000048c, 0x0000048c, 0x0000048c } },
460 { 0x00000003, 0x00000003, 0x00000003, 0x00000003, 0x00000003 } },
464 static const struct ath5k_ini_rf rfregs_2112a
[] = {
465 { 1, AR5K_RF_BUFFER_CONTROL_4
,
466 /* mode b mode g mode gTurbo */
467 { 0x00000020, 0x00000020, 0x00000020 } },
468 { 2, AR5K_RF_BUFFER_CONTROL_3
,
469 { 0x03060408, 0x03060408, 0x03070408 } },
470 { 3, AR5K_RF_BUFFER_CONTROL_6
,
471 { 0x00e020c0, 0x00e020c0, 0x00e020c0 } },
473 { 0x0a000000, 0x0a000000, 0x0a000000 } },
475 { 0x00000000, 0x00000000, 0x00000000 } },
477 { 0x00800000, 0x00800000, 0x00800000 } },
479 { 0x002a0000, 0x002a0000, 0x002a0000 } },
481 { 0x00010000, 0x00010000, 0x00010000 } },
483 { 0x00000000, 0x00000000, 0x00000000 } },
485 { 0x00180000, 0x00180000, 0x00180000 } },
487 { 0x006e0000, 0x006e0000, 0x006e0000 } },
489 { 0x00c70000, 0x00c70000, 0x00c70000 } },
491 { 0x004b0000, 0x004b0000, 0x004b0000 } },
493 { 0x04480000, 0x04480000, 0x04480000 } },
495 { 0x002a0000, 0x002a0000, 0x002a0000 } },
497 { 0x00e40000, 0x00e40000, 0x00e40000 } },
499 { 0x00000000, 0x00000000, 0x00000000 } },
501 { 0x00fc0000, 0x00fc0000, 0x00fc0000 } },
503 { 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
505 { 0x043f0000, 0x043f0000, 0x043f0000 } },
507 { 0x0c0c0000, 0x0c0c0000, 0x0c0c0000 } },
509 { 0x02190000, 0x02190000, 0x02190000 } },
511 { 0x00240000, 0x00240000, 0x00240000 } },
513 { 0x00b40000, 0x00b40000, 0x00b40000 } },
515 { 0x00990000, 0x00990000, 0x00990000 } },
517 { 0x00500000, 0x00500000, 0x00500000 } },
519 { 0x002a0000, 0x002a0000, 0x002a0000 } },
521 { 0x00120000, 0x00120000, 0x00120000 } },
523 { 0xc0320000, 0xc0320000, 0xc0320000 } },
525 { 0x01740000, 0x01740000, 0x01740000 } },
527 { 0x00110000, 0x00110000, 0x00110000 } },
529 { 0x86280000, 0x86280000, 0x86280000 } },
531 { 0x31840000, 0x31840000, 0x31840000 } },
533 { 0x00f20080, 0x00f20080, 0x00f20080 } },
535 { 0x00070019, 0x00070019, 0x00070019 } },
537 { 0x00000000, 0x00000000, 0x00000000 } },
539 { 0x00000000, 0x00000000, 0x00000000 } },
541 { 0x000000b2, 0x000000b2, 0x000000b2 } },
543 { 0x00b02184, 0x00b02184, 0x00b02184 } },
545 { 0x004125a4, 0x004125a4, 0x004125a4 } },
547 { 0x00119220, 0x00119220, 0x00119220 } },
549 { 0x001a4800, 0x001a4800, 0x001a4800 } },
550 { 6, AR5K_RF_BUFFER_CONTROL_5
,
551 { 0x000b0230, 0x000b0230, 0x000b0230 } },
553 { 0x00000094, 0x00000094, 0x00000094 } },
555 { 0x00000091, 0x00000091, 0x00000091 } },
557 { 0x00000012, 0x00000012, 0x00000012 } },
559 { 0x00000080, 0x00000080, 0x00000080 } },
561 { 0x000000d9, 0x000000d9, 0x000000d9 } },
563 { 0x00000060, 0x00000060, 0x00000060 } },
565 { 0x000000f0, 0x000000f0, 0x000000f0 } },
567 { 0x000000a2, 0x000000a2, 0x000000a2 } },
569 { 0x00000052, 0x00000052, 0x00000052 } },
571 { 0x000000d4, 0x000000d4, 0x000000d4 } },
573 { 0x000014cc, 0x000014cc, 0x000014cc } },
575 { 0x0000048c, 0x0000048c, 0x0000048c } },
576 { 7, AR5K_RF_BUFFER_CONTROL_1
,
577 { 0x00000003, 0x00000003, 0x00000003 } },
580 /* RF5413/5414 mode-specific init registers */
581 static const struct ath5k_ini_rf rfregs_5413
[] = {
583 /* mode a/XR mode aTurbo mode b mode g mode gTurbo */
584 { 0x00000020, 0x00000020, 0x00000020, 0x00000020, 0x00000020 } },
586 { 0x00000008, 0x00000008, 0x00000008, 0x00000008, 0x00000008 } },
588 { 0x00a000c0, 0x00a000c0, 0x00e000c0, 0x00e000c0, 0x00e000c0 } },
590 { 0x33000000, 0x33000000, 0x33000000, 0x33000000, 0x33000000 } },
592 { 0x01000000, 0x01000000, 0x01000000, 0x01000000, 0x01000000 } },
594 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
596 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
598 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
600 { 0x1f000000, 0x1f000000, 0x1f000000, 0x1f000000, 0x1f000000 } },
602 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
604 { 0x00b80000, 0x00b80000, 0x00b80000, 0x00b80000, 0x00b80000 } },
606 { 0x00b70000, 0x00b70000, 0x00b70000, 0x00b70000, 0x00b70000 } },
608 { 0x00840000, 0x00840000, 0x00840000, 0x00840000, 0x00840000 } },
610 { 0x00980000, 0x00980000, 0x00980000, 0x00980000, 0x00980000 } },
612 { 0x00c00000, 0x00c00000, 0x00c00000, 0x00c00000, 0x00c00000 } },
614 { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
616 { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
618 { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
620 { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
622 { 0x00d70000, 0x00d70000, 0x00d70000, 0x00d70000, 0x00d70000 } },
624 { 0x00610000, 0x00610000, 0x00610000, 0x00610000, 0x00610000 } },
626 { 0x00fe0000, 0x00fe0000, 0x00fe0000, 0x00fe0000, 0x00fe0000 } },
628 { 0x00de0000, 0x00de0000, 0x00de0000, 0x00de0000, 0x00de0000 } },
630 { 0x007f0000, 0x007f0000, 0x007f0000, 0x007f0000, 0x007f0000 } },
632 { 0x043d0000, 0x043d0000, 0x043d0000, 0x043d0000, 0x043d0000 } },
634 { 0x00770000, 0x00770000, 0x00770000, 0x00770000, 0x00770000 } },
636 { 0x00440000, 0x00440000, 0x00440000, 0x00440000, 0x00440000 } },
638 { 0x00980000, 0x00980000, 0x00980000, 0x00980000, 0x00980000 } },
640 { 0x00100080, 0x00100080, 0x00100080, 0x00100080, 0x00100080 } },
642 { 0x0005c034, 0x0005c034, 0x0005c034, 0x0005c034, 0x0005c034 } },
644 { 0x003100f0, 0x003100f0, 0x003100f0, 0x003100f0, 0x003100f0 } },
646 { 0x000c011f, 0x000c011f, 0x000c011f, 0x000c011f, 0x000c011f } },
648 { 0x00510040, 0x00510040, 0x005100a0, 0x005100a0, 0x005100a0 } },
650 { 0x0050006a, 0x0050006a, 0x005000dd, 0x005000dd, 0x005000dd } },
652 { 0x00000001, 0x00000001, 0x00000000, 0x00000000, 0x00000000 } },
654 { 0x00004044, 0x00004044, 0x00004044, 0x00004044, 0x00004044 } },
656 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
658 { 0x000060c0, 0x000060c0, 0x000060c0, 0x000060c0, 0x000060c0 } },
660 { 0x00002c00, 0x00002c00, 0x00003600, 0x00003600, 0x00003600 } },
662 { 0x00000403, 0x00000403, 0x00040403, 0x00040403, 0x00040403 } },
664 { 0x00006400, 0x00006400, 0x00006400, 0x00006400, 0x00006400 } },
666 { 0x00000800, 0x00000800, 0x00000800, 0x00000800, 0x00000800 } },
668 { 0x0000000e, 0x0000000e, 0x0000000e, 0x0000000e, 0x0000000e } },
671 /* RF2413/2414 mode-specific init registers */
672 static const struct ath5k_ini_rf rfregs_2413
[] = {
673 { 1, AR5K_RF_BUFFER_CONTROL_4
,
674 /* mode b mode g mode gTurbo */
675 { 0x00000020, 0x00000020, 0x00000020 } },
676 { 2, AR5K_RF_BUFFER_CONTROL_3
,
677 { 0x02001408, 0x02001408, 0x02001408 } },
678 { 3, AR5K_RF_BUFFER_CONTROL_6
,
679 { 0x00e020c0, 0x00e020c0, 0x00e020c0 } },
681 { 0xf0000000, 0xf0000000, 0xf0000000 } },
683 { 0x00000000, 0x00000000, 0x00000000 } },
685 { 0x03000000, 0x03000000, 0x03000000 } },
687 { 0x00000000, 0x00000000, 0x00000000 } },
689 { 0x00000000, 0x00000000, 0x00000000 } },
691 { 0x00000000, 0x00000000, 0x00000000 } },
693 { 0x00000000, 0x00000000, 0x00000000 } },
695 { 0x00000000, 0x00000000, 0x00000000 } },
697 { 0x40400000, 0x40400000, 0x40400000 } },
699 { 0x65050000, 0x65050000, 0x65050000 } },
701 { 0x00000000, 0x00000000, 0x00000000 } },
703 { 0x00000000, 0x00000000, 0x00000000 } },
705 { 0x00420000, 0x00420000, 0x00420000 } },
707 { 0x00b50000, 0x00b50000, 0x00b50000 } },
709 { 0x00030000, 0x00030000, 0x00030000 } },
711 { 0x00f70000, 0x00f70000, 0x00f70000 } },
713 { 0x009d0000, 0x009d0000, 0x009d0000 } },
715 { 0x00220000, 0x00220000, 0x00220000 } },
717 { 0x04220000, 0x04220000, 0x04220000 } },
719 { 0x00230018, 0x00230018, 0x00230018 } },
721 { 0x00280050, 0x00280050, 0x00280050 } },
723 { 0x005000c3, 0x005000c3, 0x005000c3 } },
725 { 0x0004007f, 0x0004007f, 0x0004007f } },
727 { 0x00000458, 0x00000458, 0x00000458 } },
729 { 0x00000000, 0x00000000, 0x00000000 } },
731 { 0x0000c000, 0x0000c000, 0x0000c000 } },
732 { 6, AR5K_RF_BUFFER_CONTROL_5
,
733 { 0x00400230, 0x00400230, 0x00400230 } },
735 { 0x00006400, 0x00006400, 0x00006400 } },
737 { 0x00000800, 0x00000800, 0x00000800 } },
738 { 7, AR5K_RF_BUFFER_CONTROL_2
,
739 { 0x0000000e, 0x0000000e, 0x0000000e } },
742 /* RF2425 mode-specific init registers */
743 static const struct ath5k_ini_rf rfregs_2425
[] = {
744 { 1, AR5K_RF_BUFFER_CONTROL_4
,
745 /* mode g mode gTurbo */
746 { 0x00000020, 0x00000020 } },
747 { 2, AR5K_RF_BUFFER_CONTROL_3
,
748 { 0x02001408, 0x02001408 } },
749 { 3, AR5K_RF_BUFFER_CONTROL_6
,
750 { 0x00e020c0, 0x00e020c0 } },
752 { 0x10000000, 0x10000000 } },
754 { 0x00000000, 0x00000000 } },
756 { 0x00000000, 0x00000000 } },
758 { 0x00000000, 0x00000000 } },
760 { 0x00000000, 0x00000000 } },
762 { 0x00000000, 0x00000000 } },
764 { 0x00000000, 0x00000000 } },
766 { 0x00000000, 0x00000000 } },
768 { 0x00000000, 0x00000000 } },
770 { 0x00000000, 0x00000000 } },
772 { 0x00000000, 0x00000000 } },
774 { 0x002a0000, 0x002a0000 } },
776 { 0x00000000, 0x00000000 } },
778 { 0x00000000, 0x00000000 } },
780 { 0x00100000, 0x00100000 } },
782 { 0x00020000, 0x00020000 } },
784 { 0x00730000, 0x00730000 } },
786 { 0x00f80000, 0x00f80000 } },
788 { 0x00e70000, 0x00e70000 } },
790 { 0x00140000, 0x00140000 } },
792 { 0x00910040, 0x00910040 } },
794 { 0x0007001a, 0x0007001a } },
796 { 0x00410000, 0x00410000 } },
798 { 0x00810060, 0x00810060 } },
800 { 0x00020803, 0x00020803 } },
802 { 0x00000000, 0x00000000 } },
804 { 0x00000000, 0x00000000 } },
806 { 0x00001660, 0x00001660 } },
808 { 0x00001688, 0x00001688 } },
809 { 6, AR5K_RF_BUFFER_CONTROL_1
,
810 { 0x00000001, 0x00000001 } },
812 { 0x00006400, 0x00006400 } },
814 { 0x00000800, 0x00000800 } },
815 { 7, AR5K_RF_BUFFER_CONTROL_2
,
816 { 0x0000000e, 0x0000000e } },
819 /* Initial RF Gain settings for RF5112 */
820 static const struct ath5k_ini_rfgain rfgain_5112
[] = {
822 { AR5K_RF_GAIN(0), { 0x00000007, 0x00000007 } },
823 { AR5K_RF_GAIN(1), { 0x00000047, 0x00000047 } },
824 { AR5K_RF_GAIN(2), { 0x00000087, 0x00000087 } },
825 { AR5K_RF_GAIN(3), { 0x000001a0, 0x000001a0 } },
826 { AR5K_RF_GAIN(4), { 0x000001e0, 0x000001e0 } },
827 { AR5K_RF_GAIN(5), { 0x00000020, 0x00000020 } },
828 { AR5K_RF_GAIN(6), { 0x00000060, 0x00000060 } },
829 { AR5K_RF_GAIN(7), { 0x000001a1, 0x000001a1 } },
830 { AR5K_RF_GAIN(8), { 0x000001e1, 0x000001e1 } },
831 { AR5K_RF_GAIN(9), { 0x00000021, 0x00000021 } },
832 { AR5K_RF_GAIN(10), { 0x00000061, 0x00000061 } },
833 { AR5K_RF_GAIN(11), { 0x00000162, 0x00000162 } },
834 { AR5K_RF_GAIN(12), { 0x000001a2, 0x000001a2 } },
835 { AR5K_RF_GAIN(13), { 0x000001e2, 0x000001e2 } },
836 { AR5K_RF_GAIN(14), { 0x00000022, 0x00000022 } },
837 { AR5K_RF_GAIN(15), { 0x00000062, 0x00000062 } },
838 { AR5K_RF_GAIN(16), { 0x00000163, 0x00000163 } },
839 { AR5K_RF_GAIN(17), { 0x000001a3, 0x000001a3 } },
840 { AR5K_RF_GAIN(18), { 0x000001e3, 0x000001e3 } },
841 { AR5K_RF_GAIN(19), { 0x00000023, 0x00000023 } },
842 { AR5K_RF_GAIN(20), { 0x00000063, 0x00000063 } },
843 { AR5K_RF_GAIN(21), { 0x00000184, 0x00000184 } },
844 { AR5K_RF_GAIN(22), { 0x000001c4, 0x000001c4 } },
845 { AR5K_RF_GAIN(23), { 0x00000004, 0x00000004 } },
846 { AR5K_RF_GAIN(24), { 0x000001ea, 0x0000000b } },
847 { AR5K_RF_GAIN(25), { 0x0000002a, 0x0000004b } },
848 { AR5K_RF_GAIN(26), { 0x0000006a, 0x0000008b } },
849 { AR5K_RF_GAIN(27), { 0x000000aa, 0x000001ac } },
850 { AR5K_RF_GAIN(28), { 0x000001ab, 0x000001ec } },
851 { AR5K_RF_GAIN(29), { 0x000001eb, 0x0000002c } },
852 { AR5K_RF_GAIN(30), { 0x0000002b, 0x00000012 } },
853 { AR5K_RF_GAIN(31), { 0x0000006b, 0x00000052 } },
854 { AR5K_RF_GAIN(32), { 0x000000ab, 0x00000092 } },
855 { AR5K_RF_GAIN(33), { 0x000001ac, 0x00000193 } },
856 { AR5K_RF_GAIN(34), { 0x000001ec, 0x000001d3 } },
857 { AR5K_RF_GAIN(35), { 0x0000002c, 0x00000013 } },
858 { AR5K_RF_GAIN(36), { 0x0000003a, 0x00000053 } },
859 { AR5K_RF_GAIN(37), { 0x0000007a, 0x00000093 } },
860 { AR5K_RF_GAIN(38), { 0x000000ba, 0x00000194 } },
861 { AR5K_RF_GAIN(39), { 0x000001bb, 0x000001d4 } },
862 { AR5K_RF_GAIN(40), { 0x000001fb, 0x00000014 } },
863 { AR5K_RF_GAIN(41), { 0x0000003b, 0x0000003a } },
864 { AR5K_RF_GAIN(42), { 0x0000007b, 0x0000007a } },
865 { AR5K_RF_GAIN(43), { 0x000000bb, 0x000000ba } },
866 { AR5K_RF_GAIN(44), { 0x000001bc, 0x000001bb } },
867 { AR5K_RF_GAIN(45), { 0x000001fc, 0x000001fb } },
868 { AR5K_RF_GAIN(46), { 0x0000003c, 0x0000003b } },
869 { AR5K_RF_GAIN(47), { 0x0000007c, 0x0000007b } },
870 { AR5K_RF_GAIN(48), { 0x000000bc, 0x000000bb } },
871 { AR5K_RF_GAIN(49), { 0x000000fc, 0x000001bc } },
872 { AR5K_RF_GAIN(50), { 0x000000fc, 0x000001fc } },
873 { AR5K_RF_GAIN(51), { 0x000000fc, 0x0000003c } },
874 { AR5K_RF_GAIN(52), { 0x000000fc, 0x0000007c } },
875 { AR5K_RF_GAIN(53), { 0x000000fc, 0x000000bc } },
876 { AR5K_RF_GAIN(54), { 0x000000fc, 0x000000fc } },
877 { AR5K_RF_GAIN(55), { 0x000000fc, 0x000000fc } },
878 { AR5K_RF_GAIN(56), { 0x000000fc, 0x000000fc } },
879 { AR5K_RF_GAIN(57), { 0x000000fc, 0x000000fc } },
880 { AR5K_RF_GAIN(58), { 0x000000fc, 0x000000fc } },
881 { AR5K_RF_GAIN(59), { 0x000000fc, 0x000000fc } },
882 { AR5K_RF_GAIN(60), { 0x000000fc, 0x000000fc } },
883 { AR5K_RF_GAIN(61), { 0x000000fc, 0x000000fc } },
884 { AR5K_RF_GAIN(62), { 0x000000fc, 0x000000fc } },
885 { AR5K_RF_GAIN(63), { 0x000000fc, 0x000000fc } },
888 /* Initial RF Gain settings for RF5413 */
889 static const struct ath5k_ini_rfgain rfgain_5413
[] = {
891 { AR5K_RF_GAIN(0), { 0x00000000, 0x00000000 } },
892 { AR5K_RF_GAIN(1), { 0x00000040, 0x00000040 } },
893 { AR5K_RF_GAIN(2), { 0x00000080, 0x00000080 } },
894 { AR5K_RF_GAIN(3), { 0x000001a1, 0x00000161 } },
895 { AR5K_RF_GAIN(4), { 0x000001e1, 0x000001a1 } },
896 { AR5K_RF_GAIN(5), { 0x00000021, 0x000001e1 } },
897 { AR5K_RF_GAIN(6), { 0x00000061, 0x00000021 } },
898 { AR5K_RF_GAIN(7), { 0x00000188, 0x00000061 } },
899 { AR5K_RF_GAIN(8), { 0x000001c8, 0x00000188 } },
900 { AR5K_RF_GAIN(9), { 0x00000008, 0x000001c8 } },
901 { AR5K_RF_GAIN(10), { 0x00000048, 0x00000008 } },
902 { AR5K_RF_GAIN(11), { 0x00000088, 0x00000048 } },
903 { AR5K_RF_GAIN(12), { 0x000001a9, 0x00000088 } },
904 { AR5K_RF_GAIN(13), { 0x000001e9, 0x00000169 } },
905 { AR5K_RF_GAIN(14), { 0x00000029, 0x000001a9 } },
906 { AR5K_RF_GAIN(15), { 0x00000069, 0x000001e9 } },
907 { AR5K_RF_GAIN(16), { 0x000001d0, 0x00000029 } },
908 { AR5K_RF_GAIN(17), { 0x00000010, 0x00000069 } },
909 { AR5K_RF_GAIN(18), { 0x00000050, 0x00000190 } },
910 { AR5K_RF_GAIN(19), { 0x00000090, 0x000001d0 } },
911 { AR5K_RF_GAIN(20), { 0x000001b1, 0x00000010 } },
912 { AR5K_RF_GAIN(21), { 0x000001f1, 0x00000050 } },
913 { AR5K_RF_GAIN(22), { 0x00000031, 0x00000090 } },
914 { AR5K_RF_GAIN(23), { 0x00000071, 0x00000171 } },
915 { AR5K_RF_GAIN(24), { 0x000001b8, 0x000001b1 } },
916 { AR5K_RF_GAIN(25), { 0x000001f8, 0x000001f1 } },
917 { AR5K_RF_GAIN(26), { 0x00000038, 0x00000031 } },
918 { AR5K_RF_GAIN(27), { 0x00000078, 0x00000071 } },
919 { AR5K_RF_GAIN(28), { 0x00000199, 0x00000198 } },
920 { AR5K_RF_GAIN(29), { 0x000001d9, 0x000001d8 } },
921 { AR5K_RF_GAIN(30), { 0x00000019, 0x00000018 } },
922 { AR5K_RF_GAIN(31), { 0x00000059, 0x00000058 } },
923 { AR5K_RF_GAIN(32), { 0x00000099, 0x00000098 } },
924 { AR5K_RF_GAIN(33), { 0x000000d9, 0x00000179 } },
925 { AR5K_RF_GAIN(34), { 0x000000f9, 0x000001b9 } },
926 { AR5K_RF_GAIN(35), { 0x000000f9, 0x000001f9 } },
927 { AR5K_RF_GAIN(36), { 0x000000f9, 0x00000039 } },
928 { AR5K_RF_GAIN(37), { 0x000000f9, 0x00000079 } },
929 { AR5K_RF_GAIN(38), { 0x000000f9, 0x000000b9 } },
930 { AR5K_RF_GAIN(39), { 0x000000f9, 0x000000f9 } },
931 { AR5K_RF_GAIN(40), { 0x000000f9, 0x000000f9 } },
932 { AR5K_RF_GAIN(41), { 0x000000f9, 0x000000f9 } },
933 { AR5K_RF_GAIN(42), { 0x000000f9, 0x000000f9 } },
934 { AR5K_RF_GAIN(43), { 0x000000f9, 0x000000f9 } },
935 { AR5K_RF_GAIN(44), { 0x000000f9, 0x000000f9 } },
936 { AR5K_RF_GAIN(45), { 0x000000f9, 0x000000f9 } },
937 { AR5K_RF_GAIN(46), { 0x000000f9, 0x000000f9 } },
938 { AR5K_RF_GAIN(47), { 0x000000f9, 0x000000f9 } },
939 { AR5K_RF_GAIN(48), { 0x000000f9, 0x000000f9 } },
940 { AR5K_RF_GAIN(49), { 0x000000f9, 0x000000f9 } },
941 { AR5K_RF_GAIN(50), { 0x000000f9, 0x000000f9 } },
942 { AR5K_RF_GAIN(51), { 0x000000f9, 0x000000f9 } },
943 { AR5K_RF_GAIN(52), { 0x000000f9, 0x000000f9 } },
944 { AR5K_RF_GAIN(53), { 0x000000f9, 0x000000f9 } },
945 { AR5K_RF_GAIN(54), { 0x000000f9, 0x000000f9 } },
946 { AR5K_RF_GAIN(55), { 0x000000f9, 0x000000f9 } },
947 { AR5K_RF_GAIN(56), { 0x000000f9, 0x000000f9 } },
948 { AR5K_RF_GAIN(57), { 0x000000f9, 0x000000f9 } },
949 { AR5K_RF_GAIN(58), { 0x000000f9, 0x000000f9 } },
950 { AR5K_RF_GAIN(59), { 0x000000f9, 0x000000f9 } },
951 { AR5K_RF_GAIN(60), { 0x000000f9, 0x000000f9 } },
952 { AR5K_RF_GAIN(61), { 0x000000f9, 0x000000f9 } },
953 { AR5K_RF_GAIN(62), { 0x000000f9, 0x000000f9 } },
954 { AR5K_RF_GAIN(63), { 0x000000f9, 0x000000f9 } },
957 /* Initial RF Gain settings for RF2413 */
958 static const struct ath5k_ini_rfgain rfgain_2413
[] = {
959 { AR5K_RF_GAIN(0), { 0x00000000 } },
960 { AR5K_RF_GAIN(1), { 0x00000040 } },
961 { AR5K_RF_GAIN(2), { 0x00000080 } },
962 { AR5K_RF_GAIN(3), { 0x00000181 } },
963 { AR5K_RF_GAIN(4), { 0x000001c1 } },
964 { AR5K_RF_GAIN(5), { 0x00000001 } },
965 { AR5K_RF_GAIN(6), { 0x00000041 } },
966 { AR5K_RF_GAIN(7), { 0x00000081 } },
967 { AR5K_RF_GAIN(8), { 0x00000168 } },
968 { AR5K_RF_GAIN(9), { 0x000001a8 } },
969 { AR5K_RF_GAIN(10), { 0x000001e8 } },
970 { AR5K_RF_GAIN(11), { 0x00000028 } },
971 { AR5K_RF_GAIN(12), { 0x00000068 } },
972 { AR5K_RF_GAIN(13), { 0x00000189 } },
973 { AR5K_RF_GAIN(14), { 0x000001c9 } },
974 { AR5K_RF_GAIN(15), { 0x00000009 } },
975 { AR5K_RF_GAIN(16), { 0x00000049 } },
976 { AR5K_RF_GAIN(17), { 0x00000089 } },
977 { AR5K_RF_GAIN(18), { 0x00000190 } },
978 { AR5K_RF_GAIN(19), { 0x000001d0 } },
979 { AR5K_RF_GAIN(20), { 0x00000010 } },
980 { AR5K_RF_GAIN(21), { 0x00000050 } },
981 { AR5K_RF_GAIN(22), { 0x00000090 } },
982 { AR5K_RF_GAIN(23), { 0x00000191 } },
983 { AR5K_RF_GAIN(24), { 0x000001d1 } },
984 { AR5K_RF_GAIN(25), { 0x00000011 } },
985 { AR5K_RF_GAIN(26), { 0x00000051 } },
986 { AR5K_RF_GAIN(27), { 0x00000091 } },
987 { AR5K_RF_GAIN(28), { 0x00000178 } },
988 { AR5K_RF_GAIN(29), { 0x000001b8 } },
989 { AR5K_RF_GAIN(30), { 0x000001f8 } },
990 { AR5K_RF_GAIN(31), { 0x00000038 } },
991 { AR5K_RF_GAIN(32), { 0x00000078 } },
992 { AR5K_RF_GAIN(33), { 0x00000199 } },
993 { AR5K_RF_GAIN(34), { 0x000001d9 } },
994 { AR5K_RF_GAIN(35), { 0x00000019 } },
995 { AR5K_RF_GAIN(36), { 0x00000059 } },
996 { AR5K_RF_GAIN(37), { 0x00000099 } },
997 { AR5K_RF_GAIN(38), { 0x000000d9 } },
998 { AR5K_RF_GAIN(39), { 0x000000f9 } },
999 { AR5K_RF_GAIN(40), { 0x000000f9 } },
1000 { AR5K_RF_GAIN(41), { 0x000000f9 } },
1001 { AR5K_RF_GAIN(42), { 0x000000f9 } },
1002 { AR5K_RF_GAIN(43), { 0x000000f9 } },
1003 { AR5K_RF_GAIN(44), { 0x000000f9 } },
1004 { AR5K_RF_GAIN(45), { 0x000000f9 } },
1005 { AR5K_RF_GAIN(46), { 0x000000f9 } },
1006 { AR5K_RF_GAIN(47), { 0x000000f9 } },
1007 { AR5K_RF_GAIN(48), { 0x000000f9 } },
1008 { AR5K_RF_GAIN(49), { 0x000000f9 } },
1009 { AR5K_RF_GAIN(50), { 0x000000f9 } },
1010 { AR5K_RF_GAIN(51), { 0x000000f9 } },
1011 { AR5K_RF_GAIN(52), { 0x000000f9 } },
1012 { AR5K_RF_GAIN(53), { 0x000000f9 } },
1013 { AR5K_RF_GAIN(54), { 0x000000f9 } },
1014 { AR5K_RF_GAIN(55), { 0x000000f9 } },
1015 { AR5K_RF_GAIN(56), { 0x000000f9 } },
1016 { AR5K_RF_GAIN(57), { 0x000000f9 } },
1017 { AR5K_RF_GAIN(58), { 0x000000f9 } },
1018 { AR5K_RF_GAIN(59), { 0x000000f9 } },
1019 { AR5K_RF_GAIN(60), { 0x000000f9 } },
1020 { AR5K_RF_GAIN(61), { 0x000000f9 } },
1021 { AR5K_RF_GAIN(62), { 0x000000f9 } },
1022 { AR5K_RF_GAIN(63), { 0x000000f9 } },
1025 /* Initial RF Gain settings for RF2425 */
1026 static const struct ath5k_ini_rfgain rfgain_2425
[] = {
1027 { AR5K_RF_GAIN(0), { 0x00000000 } },
1028 { AR5K_RF_GAIN(1), { 0x00000040 } },
1029 { AR5K_RF_GAIN(2), { 0x00000080 } },
1030 { AR5K_RF_GAIN(3), { 0x00000181 } },
1031 { AR5K_RF_GAIN(4), { 0x000001c1 } },
1032 { AR5K_RF_GAIN(5), { 0x00000001 } },
1033 { AR5K_RF_GAIN(6), { 0x00000041 } },
1034 { AR5K_RF_GAIN(7), { 0x00000081 } },
1035 { AR5K_RF_GAIN(8), { 0x00000188 } },
1036 { AR5K_RF_GAIN(9), { 0x000001c8 } },
1037 { AR5K_RF_GAIN(10), { 0x00000008 } },
1038 { AR5K_RF_GAIN(11), { 0x00000048 } },
1039 { AR5K_RF_GAIN(12), { 0x00000088 } },
1040 { AR5K_RF_GAIN(13), { 0x00000189 } },
1041 { AR5K_RF_GAIN(14), { 0x000001c9 } },
1042 { AR5K_RF_GAIN(15), { 0x00000009 } },
1043 { AR5K_RF_GAIN(16), { 0x00000049 } },
1044 { AR5K_RF_GAIN(17), { 0x00000089 } },
1045 { AR5K_RF_GAIN(18), { 0x000001b0 } },
1046 { AR5K_RF_GAIN(19), { 0x000001f0 } },
1047 { AR5K_RF_GAIN(20), { 0x00000030 } },
1048 { AR5K_RF_GAIN(21), { 0x00000070 } },
1049 { AR5K_RF_GAIN(22), { 0x00000171 } },
1050 { AR5K_RF_GAIN(23), { 0x000001b1 } },
1051 { AR5K_RF_GAIN(24), { 0x000001f1 } },
1052 { AR5K_RF_GAIN(25), { 0x00000031 } },
1053 { AR5K_RF_GAIN(26), { 0x00000071 } },
1054 { AR5K_RF_GAIN(27), { 0x000001b8 } },
1055 { AR5K_RF_GAIN(28), { 0x000001f8 } },
1056 { AR5K_RF_GAIN(29), { 0x00000038 } },
1057 { AR5K_RF_GAIN(30), { 0x00000078 } },
1058 { AR5K_RF_GAIN(31), { 0x000000b8 } },
1059 { AR5K_RF_GAIN(32), { 0x000001b9 } },
1060 { AR5K_RF_GAIN(33), { 0x000001f9 } },
1061 { AR5K_RF_GAIN(34), { 0x00000039 } },
1062 { AR5K_RF_GAIN(35), { 0x00000079 } },
1063 { AR5K_RF_GAIN(36), { 0x000000b9 } },
1064 { AR5K_RF_GAIN(37), { 0x000000f9 } },
1065 { AR5K_RF_GAIN(38), { 0x000000f9 } },
1066 { AR5K_RF_GAIN(39), { 0x000000f9 } },
1067 { AR5K_RF_GAIN(40), { 0x000000f9 } },
1068 { AR5K_RF_GAIN(41), { 0x000000f9 } },
1069 { AR5K_RF_GAIN(42), { 0x000000f9 } },
1070 { AR5K_RF_GAIN(43), { 0x000000f9 } },
1071 { AR5K_RF_GAIN(44), { 0x000000f9 } },
1072 { AR5K_RF_GAIN(45), { 0x000000f9 } },
1073 { AR5K_RF_GAIN(46), { 0x000000f9 } },
1074 { AR5K_RF_GAIN(47), { 0x000000f9 } },
1075 { AR5K_RF_GAIN(48), { 0x000000f9 } },
1076 { AR5K_RF_GAIN(49), { 0x000000f9 } },
1077 { AR5K_RF_GAIN(50), { 0x000000f9 } },
1078 { AR5K_RF_GAIN(51), { 0x000000f9 } },
1079 { AR5K_RF_GAIN(52), { 0x000000f9 } },
1080 { AR5K_RF_GAIN(53), { 0x000000f9 } },
1081 { AR5K_RF_GAIN(54), { 0x000000f9 } },
1082 { AR5K_RF_GAIN(55), { 0x000000f9 } },
1083 { AR5K_RF_GAIN(56), { 0x000000f9 } },
1084 { AR5K_RF_GAIN(57), { 0x000000f9 } },
1085 { AR5K_RF_GAIN(58), { 0x000000f9 } },
1086 { AR5K_RF_GAIN(59), { 0x000000f9 } },
1087 { AR5K_RF_GAIN(60), { 0x000000f9 } },
1088 { AR5K_RF_GAIN(61), { 0x000000f9 } },
1089 { AR5K_RF_GAIN(62), { 0x000000f9 } },
1090 { AR5K_RF_GAIN(63), { 0x000000f9 } },
1093 static const struct ath5k_gain_opt rfgain_opt_5112
= {
1097 { { 3, 0, 0, 0, 0, 0, 0 }, 6 },
1098 { { 2, 0, 0, 0, 0, 0, 0 }, 0 },
1099 { { 1, 0, 0, 0, 0, 0, 0 }, -3 },
1100 { { 0, 0, 0, 0, 0, 0, 0 }, -6 },
1101 { { 0, 1, 1, 0, 0, 0, 0 }, -8 },
1102 { { 0, 1, 1, 0, 1, 1, 0 }, -10 },
1103 { { 0, 1, 0, 1, 1, 1, 0 }, -13 },
1104 { { 0, 1, 0, 1, 1, 0, 1 }, -16 },
1109 * Used to modify RF Banks before writing them to AR5K_RF_BUFFER
1111 static unsigned int ath5k_hw_rfregs_op(u32
*rf
, u32 offset
, u32 reg
, u32 bits
,
1112 u32 first
, u32 col
, bool set
)
1114 u32 mask
, entry
, last
, data
, shift
, position
;
1121 /* should not happen */
1124 if (!(col
<= 3 && bits
<= 32 && first
+ bits
<= 319)) {
1125 ATH5K_PRINTF("invalid values at offset %u\n", offset
);
1129 entry
= ((first
- 1) / 8) + offset
;
1130 position
= (first
- 1) % 8;
1133 data
= ath5k_hw_bitswap(reg
, bits
);
1135 for (i
= shift
= 0, left
= bits
; left
> 0; position
= 0, entry
++, i
++) {
1136 last
= (position
+ left
> 8) ? 8 : position
+ left
;
1137 mask
= (((1 << last
) - 1) ^ ((1 << position
) - 1)) << (col
* 8);
1141 rf
[entry
] |= ((data
<< position
) << (col
* 8)) & mask
;
1142 data
>>= (8 - position
);
1144 data
= (((rf
[entry
] & mask
) >> (col
* 8)) >> position
)
1146 shift
+= last
- position
;
1149 left
-= 8 - position
;
1152 data
= set
? 1 : ath5k_hw_bitswap(data
, bits
);
1157 static u32
ath5k_hw_rfregs_gainf_corr(struct ath5k_hw
*ah
)
1162 if (ah
->ah_rf_banks
== NULL
)
1165 rf
= ah
->ah_rf_banks
;
1166 ah
->ah_gain
.g_f_corr
= 0;
1168 if (ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[7], 0, 1, 36, 0, false) != 1)
1171 step
= ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[7], 0, 4, 32, 0, false);
1172 mix
= ah
->ah_gain
.g_step
->gos_param
[0];
1176 ah
->ah_gain
.g_f_corr
= step
* 2;
1179 ah
->ah_gain
.g_f_corr
= (step
- 5) * 2;
1182 ah
->ah_gain
.g_f_corr
= step
;
1185 ah
->ah_gain
.g_f_corr
= 0;
1189 return ah
->ah_gain
.g_f_corr
;
1192 static bool ath5k_hw_rfregs_gain_readback(struct ath5k_hw
*ah
)
1194 u32 step
, mix
, level
[4];
1197 if (ah
->ah_rf_banks
== NULL
)
1200 rf
= ah
->ah_rf_banks
;
1202 if (ah
->ah_radio
== AR5K_RF5111
) {
1203 step
= ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[7], 0, 6, 37, 0,
1206 level
[1] = (step
== 0x3f) ? 0x32 : step
+ 4;
1207 level
[2] = (step
!= 0x3f) ? 0x40 : level
[0];
1208 level
[3] = level
[2] + 0x32;
1210 ah
->ah_gain
.g_high
= level
[3] -
1211 (step
== 0x3f ? AR5K_GAIN_DYN_ADJUST_HI_MARGIN
: -5);
1212 ah
->ah_gain
.g_low
= level
[0] +
1213 (step
== 0x3f ? AR5K_GAIN_DYN_ADJUST_LO_MARGIN
: 0);
1215 mix
= ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[7], 0, 1, 36, 0,
1217 level
[0] = level
[2] = 0;
1220 level
[1] = level
[3] = 83;
1222 level
[1] = level
[3] = 107;
1223 ah
->ah_gain
.g_high
= 55;
1227 return (ah
->ah_gain
.g_current
>= level
[0] &&
1228 ah
->ah_gain
.g_current
<= level
[1]) ||
1229 (ah
->ah_gain
.g_current
>= level
[2] &&
1230 ah
->ah_gain
.g_current
<= level
[3]);
1233 static s32
ath5k_hw_rfregs_gain_adjust(struct ath5k_hw
*ah
)
1235 const struct ath5k_gain_opt
*go
;
1238 switch (ah
->ah_radio
) {
1240 go
= &rfgain_opt_5111
;
1243 go
= &rfgain_opt_5112
;
1249 ah
->ah_gain
.g_step
= &go
->go_step
[ah
->ah_gain
.g_step_idx
];
1251 if (ah
->ah_gain
.g_current
>= ah
->ah_gain
.g_high
) {
1252 if (ah
->ah_gain
.g_step_idx
== 0)
1254 for (ah
->ah_gain
.g_target
= ah
->ah_gain
.g_current
;
1255 ah
->ah_gain
.g_target
>= ah
->ah_gain
.g_high
&&
1256 ah
->ah_gain
.g_step_idx
> 0;
1257 ah
->ah_gain
.g_step
=
1258 &go
->go_step
[ah
->ah_gain
.g_step_idx
])
1259 ah
->ah_gain
.g_target
-= 2 *
1260 (go
->go_step
[--(ah
->ah_gain
.g_step_idx
)].gos_gain
-
1261 ah
->ah_gain
.g_step
->gos_gain
);
1267 if (ah
->ah_gain
.g_current
<= ah
->ah_gain
.g_low
) {
1268 if (ah
->ah_gain
.g_step_idx
== (go
->go_steps_count
- 1))
1270 for (ah
->ah_gain
.g_target
= ah
->ah_gain
.g_current
;
1271 ah
->ah_gain
.g_target
<= ah
->ah_gain
.g_low
&&
1272 ah
->ah_gain
.g_step_idx
< go
->go_steps_count
-1;
1273 ah
->ah_gain
.g_step
=
1274 &go
->go_step
[ah
->ah_gain
.g_step_idx
])
1275 ah
->ah_gain
.g_target
-= 2 *
1276 (go
->go_step
[++ah
->ah_gain
.g_step_idx
].gos_gain
-
1277 ah
->ah_gain
.g_step
->gos_gain
);
1284 ATH5K_DBG(ah
->ah_sc
, ATH5K_DEBUG_CALIBRATE
,
1285 "ret %d, gain step %u, current gain %u, target gain %u\n",
1286 ret
, ah
->ah_gain
.g_step_idx
, ah
->ah_gain
.g_current
,
1287 ah
->ah_gain
.g_target
);
1293 * Read EEPROM Calibration data, modify RF Banks and Initialize RF5111
1295 static int ath5k_hw_rf5111_rfregs(struct ath5k_hw
*ah
,
1296 struct ieee80211_channel
*channel
, unsigned int mode
)
1298 struct ath5k_eeprom_info
*ee
= &ah
->ah_capabilities
.cap_eeprom
;
1300 const unsigned int rf_size
= ARRAY_SIZE(rfregs_5111
);
1302 int obdb
= -1, bank
= -1;
1305 AR5K_ASSERT_ENTRY(mode
, AR5K_MODE_MAX
);
1307 rf
= ah
->ah_rf_banks
;
1309 /* Copy values to modify them */
1310 for (i
= 0; i
< rf_size
; i
++) {
1311 if (rfregs_5111
[i
].rf_bank
>= AR5K_RF5111_INI_RF_MAX_BANKS
) {
1312 ATH5K_ERR(ah
->ah_sc
, "invalid bank\n");
1316 if (bank
!= rfregs_5111
[i
].rf_bank
) {
1317 bank
= rfregs_5111
[i
].rf_bank
;
1318 ah
->ah_offset
[bank
] = i
;
1321 rf
[i
] = rfregs_5111
[i
].rf_value
[mode
];
1325 if (channel
->hw_value
& CHANNEL_2GHZ
) {
1326 if (channel
->hw_value
& CHANNEL_CCK
)
1327 ee_mode
= AR5K_EEPROM_MODE_11B
;
1329 ee_mode
= AR5K_EEPROM_MODE_11G
;
1332 if (!ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[0],
1333 ee
->ee_ob
[ee_mode
][obdb
], 3, 119, 0, true))
1336 if (!ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[0],
1337 ee
->ee_ob
[ee_mode
][obdb
], 3, 122, 0, true))
1343 /* For 11a, Turbo and XR */
1344 ee_mode
= AR5K_EEPROM_MODE_11A
;
1345 obdb
= channel
->center_freq
>= 5725 ? 3 :
1346 (channel
->center_freq
>= 5500 ? 2 :
1347 (channel
->center_freq
>= 5260 ? 1 :
1348 (channel
->center_freq
> 4000 ? 0 : -1)));
1350 if (!ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[6],
1351 ee
->ee_pwd_84
, 1, 51, 3, true))
1354 if (!ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[6],
1355 ee
->ee_pwd_90
, 1, 45, 3, true))
1359 if (!ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[6],
1360 !ee
->ee_xpd
[ee_mode
], 1, 95, 0, true))
1363 if (!ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[6],
1364 ee
->ee_x_gain
[ee_mode
], 4, 96, 0, true))
1367 if (!ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[6], obdb
>= 0 ?
1368 ee
->ee_ob
[ee_mode
][obdb
] : 0, 3, 104, 0, true))
1371 if (!ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[6], obdb
>= 0 ?
1372 ee
->ee_db
[ee_mode
][obdb
] : 0, 3, 107, 0, true))
1376 if (!ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[7],
1377 ee
->ee_i_gain
[ee_mode
], 6, 29, 0, true))
1380 if (!ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[7],
1381 ee
->ee_xpd
[ee_mode
], 1, 4, 0, true))
1384 /* Write RF values */
1385 for (i
= 0; i
< rf_size
; i
++) {
1387 ath5k_hw_reg_write(ah
, rf
[i
], rfregs_5111
[i
].rf_register
);
1394 * Read EEPROM Calibration data, modify RF Banks and Initialize RF5112
1396 static int ath5k_hw_rf5112_rfregs(struct ath5k_hw
*ah
,
1397 struct ieee80211_channel
*channel
, unsigned int mode
)
1399 const struct ath5k_ini_rf
*rf_ini
;
1400 struct ath5k_eeprom_info
*ee
= &ah
->ah_capabilities
.cap_eeprom
;
1402 unsigned int rf_size
, i
;
1403 int obdb
= -1, bank
= -1;
1406 AR5K_ASSERT_ENTRY(mode
, AR5K_MODE_MAX
);
1408 rf
= ah
->ah_rf_banks
;
1410 if (ah
->ah_radio_5ghz_revision
>= AR5K_SREV_RAD_2112A
1411 && !test_bit(AR5K_MODE_11A
, ah
->ah_capabilities
.cap_mode
)) {
1412 rf_ini
= rfregs_2112a
;
1413 rf_size
= ARRAY_SIZE(rfregs_5112a
);
1415 ATH5K_ERR(ah
->ah_sc
, "invalid channel mode: %i\n",
1419 mode
= mode
- 2; /*no a/turboa modes for 2112*/
1420 } else if (ah
->ah_radio_5ghz_revision
>= AR5K_SREV_RAD_5112A
) {
1421 rf_ini
= rfregs_5112a
;
1422 rf_size
= ARRAY_SIZE(rfregs_5112a
);
1424 rf_ini
= rfregs_5112
;
1425 rf_size
= ARRAY_SIZE(rfregs_5112
);
1428 /* Copy values to modify them */
1429 for (i
= 0; i
< rf_size
; i
++) {
1430 if (rf_ini
[i
].rf_bank
>= AR5K_RF5112_INI_RF_MAX_BANKS
) {
1431 ATH5K_ERR(ah
->ah_sc
, "invalid bank\n");
1435 if (bank
!= rf_ini
[i
].rf_bank
) {
1436 bank
= rf_ini
[i
].rf_bank
;
1437 ah
->ah_offset
[bank
] = i
;
1440 rf
[i
] = rf_ini
[i
].rf_value
[mode
];
1444 if (channel
->hw_value
& CHANNEL_2GHZ
) {
1445 if (channel
->hw_value
& CHANNEL_OFDM
)
1446 ee_mode
= AR5K_EEPROM_MODE_11G
;
1448 ee_mode
= AR5K_EEPROM_MODE_11B
;
1451 if (!ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[6],
1452 ee
->ee_ob
[ee_mode
][obdb
], 3, 287, 0, true))
1455 if (!ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[6],
1456 ee
->ee_ob
[ee_mode
][obdb
], 3, 290, 0, true))
1459 /* For 11a, Turbo and XR */
1460 ee_mode
= AR5K_EEPROM_MODE_11A
;
1461 obdb
= channel
->center_freq
>= 5725 ? 3 :
1462 (channel
->center_freq
>= 5500 ? 2 :
1463 (channel
->center_freq
>= 5260 ? 1 :
1464 (channel
->center_freq
> 4000 ? 0 : -1)));
1469 if (!ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[6],
1470 ee
->ee_ob
[ee_mode
][obdb
], 3, 279, 0, true))
1473 if (!ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[6],
1474 ee
->ee_ob
[ee_mode
][obdb
], 3, 282, 0, true))
1478 ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[6],
1479 ee
->ee_x_gain
[ee_mode
], 2, 270, 0, true);
1480 ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[6],
1481 ee
->ee_x_gain
[ee_mode
], 2, 257, 0, true);
1483 if (!ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[6],
1484 ee
->ee_xpd
[ee_mode
], 1, 302, 0, true))
1488 if (!ath5k_hw_rfregs_op(rf
, ah
->ah_offset
[7],
1489 ee
->ee_i_gain
[ee_mode
], 6, 14, 0, true))
1492 /* Write RF values */
1493 for (i
= 0; i
< rf_size
; i
++)
1494 ath5k_hw_reg_write(ah
, rf
[i
], rf_ini
[i
].rf_register
);
1500 * Initialize RF5413/5414 and future chips
1501 * (until we come up with a better solution)
1503 static int ath5k_hw_rf5413_rfregs(struct ath5k_hw
*ah
,
1504 struct ieee80211_channel
*channel
, unsigned int mode
)
1506 const struct ath5k_ini_rf
*rf_ini
;
1508 unsigned int rf_size
, i
;
1511 AR5K_ASSERT_ENTRY(mode
, AR5K_MODE_MAX
);
1513 rf
= ah
->ah_rf_banks
;
1515 switch (ah
->ah_radio
) {
1517 rf_ini
= rfregs_5413
;
1518 rf_size
= ARRAY_SIZE(rfregs_5413
);
1521 rf_ini
= rfregs_2413
;
1522 rf_size
= ARRAY_SIZE(rfregs_2413
);
1525 ATH5K_ERR(ah
->ah_sc
,
1526 "invalid channel mode: %i\n", mode
);
1533 rf_ini
= rfregs_2425
;
1534 rf_size
= ARRAY_SIZE(rfregs_2425
);
1537 ATH5K_ERR(ah
->ah_sc
,
1538 "invalid channel mode: %i\n", mode
);
1553 /* Copy values to modify them */
1554 for (i
= 0; i
< rf_size
; i
++) {
1555 if (rf_ini
[i
].rf_bank
>= AR5K_RF5112_INI_RF_MAX_BANKS
) {
1556 ATH5K_ERR(ah
->ah_sc
, "invalid bank\n");
1560 if (bank
!= rf_ini
[i
].rf_bank
) {
1561 bank
= rf_ini
[i
].rf_bank
;
1562 ah
->ah_offset
[bank
] = i
;
1565 rf
[i
] = rf_ini
[i
].rf_value
[mode
];
1569 * After compairing dumps from different cards
1570 * we get the same RF_BUFFER settings (diff returns
1571 * 0 lines). It seems that RF_BUFFER settings are static
1572 * and are written unmodified (no EEPROM stuff
1573 * is used because calibration data would be
1574 * different between different cards and would result
1575 * different RF_BUFFER settings)
1578 /* Write RF values */
1579 for (i
= 0; i
< rf_size
; i
++)
1580 ath5k_hw_reg_write(ah
, rf
[i
], rf_ini
[i
].rf_register
);
1588 int ath5k_hw_rfregs(struct ath5k_hw
*ah
, struct ieee80211_channel
*channel
,
1591 int (*func
)(struct ath5k_hw
*, struct ieee80211_channel
*, unsigned int);
1594 switch (ah
->ah_radio
) {
1596 ah
->ah_rf_banks_size
= sizeof(rfregs_5111
);
1597 func
= ath5k_hw_rf5111_rfregs
;
1600 if (ah
->ah_radio_5ghz_revision
>= AR5K_SREV_RAD_5112A
)
1601 ah
->ah_rf_banks_size
= sizeof(rfregs_5112a
);
1603 ah
->ah_rf_banks_size
= sizeof(rfregs_5112
);
1604 func
= ath5k_hw_rf5112_rfregs
;
1607 ah
->ah_rf_banks_size
= sizeof(rfregs_5413
);
1608 func
= ath5k_hw_rf5413_rfregs
;
1611 ah
->ah_rf_banks_size
= sizeof(rfregs_2413
);
1612 func
= ath5k_hw_rf5413_rfregs
;
1615 ah
->ah_rf_banks_size
= sizeof(rfregs_2425
);
1616 func
= ath5k_hw_rf5413_rfregs
;
1622 if (ah
->ah_rf_banks
== NULL
) {
1623 /* XXX do extra checks? */
1624 ah
->ah_rf_banks
= kmalloc(ah
->ah_rf_banks_size
, GFP_KERNEL
);
1625 if (ah
->ah_rf_banks
== NULL
) {
1626 ATH5K_ERR(ah
->ah_sc
, "out of memory\n");
1631 ret
= func(ah
, channel
, mode
);
1633 ah
->ah_rf_gain
= AR5K_RFGAIN_INACTIVE
;
1638 int ath5k_hw_rfgain(struct ath5k_hw
*ah
, unsigned int freq
)
1640 const struct ath5k_ini_rfgain
*ath5k_rfg
;
1641 unsigned int i
, size
;
1643 switch (ah
->ah_radio
) {
1645 ath5k_rfg
= rfgain_5111
;
1646 size
= ARRAY_SIZE(rfgain_5111
);
1649 ath5k_rfg
= rfgain_5112
;
1650 size
= ARRAY_SIZE(rfgain_5112
);
1653 ath5k_rfg
= rfgain_5413
;
1654 size
= ARRAY_SIZE(rfgain_5413
);
1657 ath5k_rfg
= rfgain_2413
;
1658 size
= ARRAY_SIZE(rfgain_2413
);
1659 freq
= 0; /* only 2Ghz */
1662 ath5k_rfg
= rfgain_2425
;
1663 size
= ARRAY_SIZE(rfgain_2425
);
1664 freq
= 0; /* only 2Ghz */
1671 case AR5K_INI_RFGAIN_2GHZ
:
1672 case AR5K_INI_RFGAIN_5GHZ
:
1678 for (i
= 0; i
< size
; i
++) {
1680 ath5k_hw_reg_write(ah
, ath5k_rfg
[i
].rfg_value
[freq
],
1681 (u32
)ath5k_rfg
[i
].rfg_register
);
1687 enum ath5k_rfgain
ath5k_hw_get_rf_gain(struct ath5k_hw
*ah
)
1691 ATH5K_TRACE(ah
->ah_sc
);
1693 if (ah
->ah_rf_banks
== NULL
|| !ah
->ah_gain
.g_active
||
1694 ah
->ah_version
<= AR5K_AR5211
)
1695 return AR5K_RFGAIN_INACTIVE
;
1697 if (ah
->ah_rf_gain
!= AR5K_RFGAIN_READ_REQUESTED
)
1700 data
= ath5k_hw_reg_read(ah
, AR5K_PHY_PAPD_PROBE
);
1702 if (!(data
& AR5K_PHY_PAPD_PROBE_TX_NEXT
)) {
1703 ah
->ah_gain
.g_current
= data
>> AR5K_PHY_PAPD_PROBE_GAINF_S
;
1704 type
= AR5K_REG_MS(data
, AR5K_PHY_PAPD_PROBE_TYPE
);
1706 if (type
== AR5K_PHY_PAPD_PROBE_TYPE_CCK
)
1707 ah
->ah_gain
.g_current
+= AR5K_GAIN_CCK_PROBE_CORR
;
1709 if (ah
->ah_radio
>= AR5K_RF5112
) {
1710 ath5k_hw_rfregs_gainf_corr(ah
);
1711 ah
->ah_gain
.g_current
=
1712 ah
->ah_gain
.g_current
>= ah
->ah_gain
.g_f_corr
?
1713 (ah
->ah_gain
.g_current
-ah
->ah_gain
.g_f_corr
) :
1717 if (ath5k_hw_rfregs_gain_readback(ah
) &&
1718 AR5K_GAIN_CHECK_ADJUST(&ah
->ah_gain
) &&
1719 ath5k_hw_rfregs_gain_adjust(ah
))
1720 ah
->ah_rf_gain
= AR5K_RFGAIN_NEED_CHANGE
;
1724 return ah
->ah_rf_gain
;
1727 int ath5k_hw_set_rfgain_opt(struct ath5k_hw
*ah
)
1729 /* Initialize the gain optimization values */
1730 switch (ah
->ah_radio
) {
1732 ah
->ah_gain
.g_step_idx
= rfgain_opt_5111
.go_default
;
1733 ah
->ah_gain
.g_step
=
1734 &rfgain_opt_5111
.go_step
[ah
->ah_gain
.g_step_idx
];
1735 ah
->ah_gain
.g_low
= 20;
1736 ah
->ah_gain
.g_high
= 35;
1737 ah
->ah_gain
.g_active
= 1;
1740 ah
->ah_gain
.g_step_idx
= rfgain_opt_5112
.go_default
;
1741 ah
->ah_gain
.g_step
=
1742 &rfgain_opt_5112
.go_step
[ah
->ah_gain
.g_step_idx
];
1743 ah
->ah_gain
.g_low
= 20;
1744 ah
->ah_gain
.g_high
= 85;
1745 ah
->ah_gain
.g_active
= 1;
1754 /**************************\
1755 PHY/RF channel functions
1756 \**************************/
1759 * Check if a channel is supported
1761 bool ath5k_channel_ok(struct ath5k_hw
*ah
, u16 freq
, unsigned int flags
)
1763 /* Check if the channel is in our supported range */
1764 if (flags
& CHANNEL_2GHZ
) {
1765 if ((freq
>= ah
->ah_capabilities
.cap_range
.range_2ghz_min
) &&
1766 (freq
<= ah
->ah_capabilities
.cap_range
.range_2ghz_max
))
1768 } else if (flags
& CHANNEL_5GHZ
)
1769 if ((freq
>= ah
->ah_capabilities
.cap_range
.range_5ghz_min
) &&
1770 (freq
<= ah
->ah_capabilities
.cap_range
.range_5ghz_max
))
1777 * Convertion needed for RF5110
1779 static u32
ath5k_hw_rf5110_chan2athchan(struct ieee80211_channel
*channel
)
1784 * Convert IEEE channel/MHz to an internal channel value used
1785 * by the AR5210 chipset. This has not been verified with
1786 * newer chipsets like the AR5212A who have a completely
1787 * different RF/PHY part.
1789 athchan
= (ath5k_hw_bitswap(
1790 (ieee80211_frequency_to_channel(
1791 channel
->center_freq
) - 24) / 2, 5)
1792 << 1) | (1 << 6) | 0x1;
1797 * Set channel on RF5110
1799 static int ath5k_hw_rf5110_channel(struct ath5k_hw
*ah
,
1800 struct ieee80211_channel
*channel
)
1805 * Set the channel and wait
1807 data
= ath5k_hw_rf5110_chan2athchan(channel
);
1808 ath5k_hw_reg_write(ah
, data
, AR5K_RF_BUFFER
);
1809 ath5k_hw_reg_write(ah
, 0, AR5K_RF_BUFFER_CONTROL_0
);
1816 * Convertion needed for 5111
1818 static int ath5k_hw_rf5111_chan2athchan(unsigned int ieee
,
1819 struct ath5k_athchan_2ghz
*athchan
)
1823 /* Cast this value to catch negative channel numbers (>= -19) */
1824 channel
= (int)ieee
;
1827 * Map 2GHz IEEE channel to 5GHz Atheros channel
1829 if (channel
<= 13) {
1830 athchan
->a2_athchan
= 115 + channel
;
1831 athchan
->a2_flags
= 0x46;
1832 } else if (channel
== 14) {
1833 athchan
->a2_athchan
= 124;
1834 athchan
->a2_flags
= 0x44;
1835 } else if (channel
>= 15 && channel
<= 26) {
1836 athchan
->a2_athchan
= ((channel
- 14) * 4) + 132;
1837 athchan
->a2_flags
= 0x46;
1845 * Set channel on 5111
1847 static int ath5k_hw_rf5111_channel(struct ath5k_hw
*ah
,
1848 struct ieee80211_channel
*channel
)
1850 struct ath5k_athchan_2ghz ath5k_channel_2ghz
;
1851 unsigned int ath5k_channel
=
1852 ieee80211_frequency_to_channel(channel
->center_freq
);
1853 u32 data0
, data1
, clock
;
1857 * Set the channel on the RF5111 radio
1861 if (channel
->hw_value
& CHANNEL_2GHZ
) {
1862 /* Map 2GHz channel to 5GHz Atheros channel ID */
1863 ret
= ath5k_hw_rf5111_chan2athchan(
1864 ieee80211_frequency_to_channel(channel
->center_freq
),
1865 &ath5k_channel_2ghz
);
1869 ath5k_channel
= ath5k_channel_2ghz
.a2_athchan
;
1870 data0
= ((ath5k_hw_bitswap(ath5k_channel_2ghz
.a2_flags
, 8) & 0xff)
1874 if (ath5k_channel
< 145 || !(ath5k_channel
& 1)) {
1876 data1
= ((ath5k_hw_bitswap(ath5k_channel
- 24, 8) & 0xff) << 2) |
1877 (clock
<< 1) | (1 << 10) | 1;
1880 data1
= ((ath5k_hw_bitswap((ath5k_channel
- 24) / 2, 8) & 0xff)
1881 << 2) | (clock
<< 1) | (1 << 10) | 1;
1884 ath5k_hw_reg_write(ah
, (data1
& 0xff) | ((data0
& 0xff) << 8),
1886 ath5k_hw_reg_write(ah
, ((data1
>> 8) & 0xff) | (data0
& 0xff00),
1887 AR5K_RF_BUFFER_CONTROL_3
);
1893 * Set channel on 5112 and newer
1895 static int ath5k_hw_rf5112_channel(struct ath5k_hw
*ah
,
1896 struct ieee80211_channel
*channel
)
1898 u32 data
, data0
, data1
, data2
;
1901 data
= data0
= data1
= data2
= 0;
1902 c
= channel
->center_freq
;
1905 if (!((c
- 2224) % 5)) {
1906 data0
= ((2 * (c
- 704)) - 3040) / 10;
1908 } else if (!((c
- 2192) % 5)) {
1909 data0
= ((2 * (c
- 672)) - 3040) / 10;
1914 data0
= ath5k_hw_bitswap((data0
<< 2) & 0xff, 8);
1915 } else if ((c
- (c
% 5)) != 2 || c
> 5435) {
1916 if (!(c
% 20) && c
>= 5120) {
1917 data0
= ath5k_hw_bitswap(((c
- 4800) / 20 << 2), 8);
1918 data2
= ath5k_hw_bitswap(3, 2);
1919 } else if (!(c
% 10)) {
1920 data0
= ath5k_hw_bitswap(((c
- 4800) / 10 << 1), 8);
1921 data2
= ath5k_hw_bitswap(2, 2);
1922 } else if (!(c
% 5)) {
1923 data0
= ath5k_hw_bitswap((c
- 4800) / 5, 8);
1924 data2
= ath5k_hw_bitswap(1, 2);
1928 data0
= ath5k_hw_bitswap((10 * (c
- 2) - 4800) / 25 + 1, 8);
1929 data2
= ath5k_hw_bitswap(0, 2);
1932 data
= (data0
<< 4) | (data1
<< 1) | (data2
<< 2) | 0x1001;
1934 ath5k_hw_reg_write(ah
, data
& 0xff, AR5K_RF_BUFFER
);
1935 ath5k_hw_reg_write(ah
, (data
>> 8) & 0x7f, AR5K_RF_BUFFER_CONTROL_5
);
1941 * Set the channel on the RF2425
1943 static int ath5k_hw_rf2425_channel(struct ath5k_hw
*ah
,
1944 struct ieee80211_channel
*channel
)
1946 u32 data
, data0
, data2
;
1949 data
= data0
= data2
= 0;
1950 c
= channel
->center_freq
;
1953 data0
= ath5k_hw_bitswap((c
- 2272), 8);
1956 } else if ((c
- (c
% 5)) != 2 || c
> 5435) {
1957 if (!(c
% 20) && c
< 5120)
1958 data0
= ath5k_hw_bitswap(((c
- 4800) / 20 << 2), 8);
1960 data0
= ath5k_hw_bitswap(((c
- 4800) / 10 << 1), 8);
1962 data0
= ath5k_hw_bitswap((c
- 4800) / 5, 8);
1965 data2
= ath5k_hw_bitswap(1, 2);
1967 data0
= ath5k_hw_bitswap((10 * (c
- 2) - 4800) / 25 + 1, 8);
1968 data2
= ath5k_hw_bitswap(0, 2);
1971 data
= (data0
<< 4) | data2
<< 2 | 0x1001;
1973 ath5k_hw_reg_write(ah
, data
& 0xff, AR5K_RF_BUFFER
);
1974 ath5k_hw_reg_write(ah
, (data
>> 8) & 0x7f, AR5K_RF_BUFFER_CONTROL_5
);
1980 * Set a channel on the radio chip
1982 int ath5k_hw_channel(struct ath5k_hw
*ah
, struct ieee80211_channel
*channel
)
1986 * Check bounds supported by the PHY (we don't care about regultory
1987 * restrictions at this point). Note: hw_value already has the band
1988 * (CHANNEL_2GHZ, or CHANNEL_5GHZ) so we inform ath5k_channel_ok()
1989 * of the band by that */
1990 if (!ath5k_channel_ok(ah
, channel
->center_freq
, channel
->hw_value
)) {
1991 ATH5K_ERR(ah
->ah_sc
,
1992 "channel frequency (%u MHz) out of supported "
1994 channel
->center_freq
);
1999 * Set the channel and wait
2001 switch (ah
->ah_radio
) {
2003 ret
= ath5k_hw_rf5110_channel(ah
, channel
);
2006 ret
= ath5k_hw_rf5111_channel(ah
, channel
);
2009 ret
= ath5k_hw_rf2425_channel(ah
, channel
);
2012 ret
= ath5k_hw_rf5112_channel(ah
, channel
);
2019 /* Set JAPAN setting for channel 14 */
2020 if (channel
->center_freq
== 2484) {
2021 AR5K_REG_ENABLE_BITS(ah
, AR5K_PHY_CCKTXCTL
,
2022 AR5K_PHY_CCKTXCTL_JAPAN
);
2024 AR5K_REG_ENABLE_BITS(ah
, AR5K_PHY_CCKTXCTL
,
2025 AR5K_PHY_CCKTXCTL_WORLD
);
2028 ah
->ah_current_channel
.center_freq
= channel
->center_freq
;
2029 ah
->ah_current_channel
.hw_value
= channel
->hw_value
;
2030 ah
->ah_turbo
= channel
->hw_value
== CHANNEL_T
? true : false;
2040 * ath5k_hw_noise_floor_calibration - perform PHY noise floor calibration
2042 * @ah: struct ath5k_hw pointer we are operating on
2043 * @freq: the channel frequency, just used for error logging
2045 * This function performs a noise floor calibration of the PHY and waits for
2046 * it to complete. Then the noise floor value is compared to some maximum
2047 * noise floor we consider valid.
2049 * Note that this is different from what the madwifi HAL does: it reads the
2050 * noise floor and afterwards initiates the calibration. Since the noise floor
2051 * calibration can take some time to finish, depending on the current channel
2052 * use, that avoids the occasional timeout warnings we are seeing now.
2054 * See the following link for an Atheros patent on noise floor calibration:
2055 * http://patft.uspto.gov/netacgi/nph-Parser?Sect1=PTO1&Sect2=HITOFF&d=PALL \
2056 * &p=1&u=%2Fnetahtml%2FPTO%2Fsrchnum.htm&r=1&f=G&l=50&s1=7245893.PN.&OS=PN/7
2058 * XXX: Since during noise floor calibration antennas are detached according to
2059 * the patent, we should stop tx queues here.
2062 ath5k_hw_noise_floor_calibration(struct ath5k_hw
*ah
, short freq
)
2069 * Enable noise floor calibration
2071 AR5K_REG_ENABLE_BITS(ah
, AR5K_PHY_AGCCTL
,
2072 AR5K_PHY_AGCCTL_NF
);
2074 ret
= ath5k_hw_register_timeout(ah
, AR5K_PHY_AGCCTL
,
2075 AR5K_PHY_AGCCTL_NF
, 0, false);
2077 ATH5K_ERR(ah
->ah_sc
,
2078 "noise floor calibration timeout (%uMHz)\n", freq
);
2082 /* Wait until the noise floor is calibrated and read the value */
2083 for (i
= 20; i
> 0; i
--) {
2085 noise_floor
= ath5k_hw_reg_read(ah
, AR5K_PHY_NF
);
2086 noise_floor
= AR5K_PHY_NF_RVAL(noise_floor
);
2087 if (noise_floor
& AR5K_PHY_NF_ACTIVE
) {
2088 noise_floor
= AR5K_PHY_NF_AVAL(noise_floor
);
2090 if (noise_floor
<= AR5K_TUNE_NOISE_FLOOR
)
2095 ATH5K_DBG_UNLIMIT(ah
->ah_sc
, ATH5K_DEBUG_CALIBRATE
,
2096 "noise floor %d\n", noise_floor
);
2098 if (noise_floor
> AR5K_TUNE_NOISE_FLOOR
) {
2099 ATH5K_ERR(ah
->ah_sc
,
2100 "noise floor calibration failed (%uMHz)\n", freq
);
2104 ah
->ah_noise_floor
= noise_floor
;
2110 * Perform a PHY calibration on RF5110
2111 * -Fix BPSK/QAM Constellation (I/Q correction)
2112 * -Calculate Noise Floor
2114 static int ath5k_hw_rf5110_calibrate(struct ath5k_hw
*ah
,
2115 struct ieee80211_channel
*channel
)
2117 u32 phy_sig
, phy_agc
, phy_sat
, beacon
;
2121 * Disable beacons and RX/TX queues, wait
2123 AR5K_REG_ENABLE_BITS(ah
, AR5K_DIAG_SW_5210
,
2124 AR5K_DIAG_SW_DIS_TX
| AR5K_DIAG_SW_DIS_RX_5210
);
2125 beacon
= ath5k_hw_reg_read(ah
, AR5K_BEACON_5210
);
2126 ath5k_hw_reg_write(ah
, beacon
& ~AR5K_BEACON_ENABLE
, AR5K_BEACON_5210
);
2131 * Set the channel (with AGC turned off)
2133 AR5K_REG_ENABLE_BITS(ah
, AR5K_PHY_AGC
, AR5K_PHY_AGC_DISABLE
);
2135 ret
= ath5k_hw_channel(ah
, channel
);
2138 * Activate PHY and wait
2140 ath5k_hw_reg_write(ah
, AR5K_PHY_ACT_ENABLE
, AR5K_PHY_ACT
);
2143 AR5K_REG_DISABLE_BITS(ah
, AR5K_PHY_AGC
, AR5K_PHY_AGC_DISABLE
);
2149 * Calibrate the radio chip
2152 /* Remember normal state */
2153 phy_sig
= ath5k_hw_reg_read(ah
, AR5K_PHY_SIG
);
2154 phy_agc
= ath5k_hw_reg_read(ah
, AR5K_PHY_AGCCOARSE
);
2155 phy_sat
= ath5k_hw_reg_read(ah
, AR5K_PHY_ADCSAT
);
2157 /* Update radio registers */
2158 ath5k_hw_reg_write(ah
, (phy_sig
& ~(AR5K_PHY_SIG_FIRPWR
)) |
2159 AR5K_REG_SM(-1, AR5K_PHY_SIG_FIRPWR
), AR5K_PHY_SIG
);
2161 ath5k_hw_reg_write(ah
, (phy_agc
& ~(AR5K_PHY_AGCCOARSE_HI
|
2162 AR5K_PHY_AGCCOARSE_LO
)) |
2163 AR5K_REG_SM(-1, AR5K_PHY_AGCCOARSE_HI
) |
2164 AR5K_REG_SM(-127, AR5K_PHY_AGCCOARSE_LO
), AR5K_PHY_AGCCOARSE
);
2166 ath5k_hw_reg_write(ah
, (phy_sat
& ~(AR5K_PHY_ADCSAT_ICNT
|
2167 AR5K_PHY_ADCSAT_THR
)) |
2168 AR5K_REG_SM(2, AR5K_PHY_ADCSAT_ICNT
) |
2169 AR5K_REG_SM(12, AR5K_PHY_ADCSAT_THR
), AR5K_PHY_ADCSAT
);
2173 AR5K_REG_ENABLE_BITS(ah
, AR5K_PHY_AGC
, AR5K_PHY_AGC_DISABLE
);
2175 ath5k_hw_reg_write(ah
, AR5K_PHY_RFSTG_DISABLE
, AR5K_PHY_RFSTG
);
2176 AR5K_REG_DISABLE_BITS(ah
, AR5K_PHY_AGC
, AR5K_PHY_AGC_DISABLE
);
2181 * Enable calibration and wait until completion
2183 AR5K_REG_ENABLE_BITS(ah
, AR5K_PHY_AGCCTL
, AR5K_PHY_AGCCTL_CAL
);
2185 ret
= ath5k_hw_register_timeout(ah
, AR5K_PHY_AGCCTL
,
2186 AR5K_PHY_AGCCTL_CAL
, 0, false);
2188 /* Reset to normal state */
2189 ath5k_hw_reg_write(ah
, phy_sig
, AR5K_PHY_SIG
);
2190 ath5k_hw_reg_write(ah
, phy_agc
, AR5K_PHY_AGCCOARSE
);
2191 ath5k_hw_reg_write(ah
, phy_sat
, AR5K_PHY_ADCSAT
);
2194 ATH5K_ERR(ah
->ah_sc
, "calibration timeout (%uMHz)\n",
2195 channel
->center_freq
);
2199 ath5k_hw_noise_floor_calibration(ah
, channel
->center_freq
);
2202 * Re-enable RX/TX and beacons
2204 AR5K_REG_DISABLE_BITS(ah
, AR5K_DIAG_SW_5210
,
2205 AR5K_DIAG_SW_DIS_TX
| AR5K_DIAG_SW_DIS_RX_5210
);
2206 ath5k_hw_reg_write(ah
, beacon
, AR5K_BEACON_5210
);
2212 * Perform a PHY calibration on RF5111/5112 and newer chips
2214 static int ath5k_hw_rf511x_calibrate(struct ath5k_hw
*ah
,
2215 struct ieee80211_channel
*channel
)
2218 s32 iq_corr
, i_coff
, i_coffd
, q_coff
, q_coffd
;
2220 ATH5K_TRACE(ah
->ah_sc
);
2222 if (!ah
->ah_calibration
||
2223 ath5k_hw_reg_read(ah
, AR5K_PHY_IQ
) & AR5K_PHY_IQ_RUN
)
2226 /* Calibration has finished, get the results and re-run */
2227 for (i
= 0; i
<= 10; i
++) {
2228 iq_corr
= ath5k_hw_reg_read(ah
, AR5K_PHY_IQRES_CAL_CORR
);
2229 i_pwr
= ath5k_hw_reg_read(ah
, AR5K_PHY_IQRES_CAL_PWR_I
);
2230 q_pwr
= ath5k_hw_reg_read(ah
, AR5K_PHY_IQRES_CAL_PWR_Q
);
2233 i_coffd
= ((i_pwr
>> 1) + (q_pwr
>> 1)) >> 7;
2234 q_coffd
= q_pwr
>> 7;
2237 if (i_coffd
== 0 || q_coffd
== 0)
2240 i_coff
= ((-iq_corr
) / i_coffd
) & 0x3f;
2242 /* Boundary check */
2248 q_coff
= (((s32
)i_pwr
/ q_coffd
) - 128) & 0x1f;
2250 /* Boundary check */
2256 /* Commit new I/Q value */
2257 AR5K_REG_ENABLE_BITS(ah
, AR5K_PHY_IQ
, AR5K_PHY_IQ_CORR_ENABLE
|
2258 ((u32
)q_coff
) | ((u32
)i_coff
<< AR5K_PHY_IQ_CORR_Q_I_COFF_S
));
2260 /* Re-enable calibration -if we don't we'll commit
2261 * the same values again and again */
2262 AR5K_REG_WRITE_BITS(ah
, AR5K_PHY_IQ
,
2263 AR5K_PHY_IQ_CAL_NUM_LOG_MAX
, 15);
2264 AR5K_REG_ENABLE_BITS(ah
, AR5K_PHY_IQ
, AR5K_PHY_IQ_RUN
);
2268 /* TODO: Separate noise floor calibration from I/Q calibration
2269 * since noise floor calibration interrupts rx path while I/Q
2270 * calibration doesn't. We don't need to run noise floor calibration
2271 * as often as I/Q calibration.*/
2272 ath5k_hw_noise_floor_calibration(ah
, channel
->center_freq
);
2274 /* Request RF gain */
2275 if (channel
->hw_value
& CHANNEL_5GHZ
) {
2276 ath5k_hw_reg_write(ah
, AR5K_REG_SM(ah
->ah_txpower
.txp_max
,
2277 AR5K_PHY_PAPD_PROBE_TXPOWER
) |
2278 AR5K_PHY_PAPD_PROBE_TX_NEXT
, AR5K_PHY_PAPD_PROBE
);
2279 ah
->ah_rf_gain
= AR5K_RFGAIN_READ_REQUESTED
;
2286 * Perform a PHY calibration
2288 int ath5k_hw_phy_calibrate(struct ath5k_hw
*ah
,
2289 struct ieee80211_channel
*channel
)
2293 if (ah
->ah_radio
== AR5K_RF5110
)
2294 ret
= ath5k_hw_rf5110_calibrate(ah
, channel
);
2296 ret
= ath5k_hw_rf511x_calibrate(ah
, channel
);
2301 int ath5k_hw_phy_disable(struct ath5k_hw
*ah
)
2303 ATH5K_TRACE(ah
->ah_sc
);
2305 ath5k_hw_reg_write(ah
, AR5K_PHY_ACT_DISABLE
, AR5K_PHY_ACT
);
2310 /********************\
2312 \********************/
2315 * Get the PHY Chip revision
2317 u16
ath5k_hw_radio_revision(struct ath5k_hw
*ah
, unsigned int chan
)
2323 ATH5K_TRACE(ah
->ah_sc
);
2326 * Set the radio chip access register
2330 ath5k_hw_reg_write(ah
, AR5K_PHY_SHIFT_2GHZ
, AR5K_PHY(0));
2333 ath5k_hw_reg_write(ah
, AR5K_PHY_SHIFT_5GHZ
, AR5K_PHY(0));
2341 /* ...wait until PHY is ready and read the selected radio revision */
2342 ath5k_hw_reg_write(ah
, 0x00001c16, AR5K_PHY(0x34));
2344 for (i
= 0; i
< 8; i
++)
2345 ath5k_hw_reg_write(ah
, 0x00010000, AR5K_PHY(0x20));
2347 if (ah
->ah_version
== AR5K_AR5210
) {
2348 srev
= ath5k_hw_reg_read(ah
, AR5K_PHY(256) >> 28) & 0xf;
2349 ret
= (u16
)ath5k_hw_bitswap(srev
, 4) + 1;
2351 srev
= (ath5k_hw_reg_read(ah
, AR5K_PHY(0x100)) >> 24) & 0xff;
2352 ret
= (u16
)ath5k_hw_bitswap(((srev
& 0xf0) >> 4) |
2353 ((srev
& 0x0f) << 4), 8);
2356 /* Reset to the 5GHz mode */
2357 ath5k_hw_reg_write(ah
, AR5K_PHY_SHIFT_5GHZ
, AR5K_PHY(0));
2362 void /*TODO:Boundary check*/
2363 ath5k_hw_set_def_antenna(struct ath5k_hw
*ah
, unsigned int ant
)
2365 ATH5K_TRACE(ah
->ah_sc
);
2367 if (ah
->ah_version
!= AR5K_AR5210
)
2368 ath5k_hw_reg_write(ah
, ant
, AR5K_DEFAULT_ANTENNA
);
2371 unsigned int ath5k_hw_get_def_antenna(struct ath5k_hw
*ah
)
2373 ATH5K_TRACE(ah
->ah_sc
);
2375 if (ah
->ah_version
!= AR5K_AR5210
)
2376 return ath5k_hw_reg_read(ah
, AR5K_DEFAULT_ANTENNA
);
2378 return false; /*XXX: What do we return for 5210 ?*/
2386 * Initialize the tx power table (not fully implemented)
2388 static void ath5k_txpower_table(struct ath5k_hw
*ah
,
2389 struct ieee80211_channel
*channel
, s16 max_power
)
2391 unsigned int i
, min
, max
, n
;
2392 u16 txpower
, *rates
;
2394 rates
= ah
->ah_txpower
.txp_rates
;
2396 txpower
= AR5K_TUNE_DEFAULT_TXPOWER
* 2;
2397 if (max_power
> txpower
)
2398 txpower
= max_power
> AR5K_TUNE_MAX_TXPOWER
?
2399 AR5K_TUNE_MAX_TXPOWER
: max_power
;
2401 for (i
= 0; i
< AR5K_MAX_RATES
; i
++)
2404 /* XXX setup target powers by rate */
2406 ah
->ah_txpower
.txp_min
= rates
[7];
2407 ah
->ah_txpower
.txp_max
= rates
[0];
2408 ah
->ah_txpower
.txp_ofdm
= rates
[0];
2410 /* Calculate the power table */
2411 n
= ARRAY_SIZE(ah
->ah_txpower
.txp_pcdac
);
2412 min
= AR5K_EEPROM_PCDAC_START
;
2413 max
= AR5K_EEPROM_PCDAC_STOP
;
2414 for (i
= 0; i
< n
; i
+= AR5K_EEPROM_PCDAC_STEP
)
2415 ah
->ah_txpower
.txp_pcdac
[i
] =
2417 min
+ ((i
* (max
- min
)) / n
);
2424 * Set transmition power
2426 int /*O.K. - txpower_table is unimplemented so this doesn't work*/
2427 ath5k_hw_txpower(struct ath5k_hw
*ah
, struct ieee80211_channel
*channel
,
2428 unsigned int txpower
)
2430 bool tpc
= ah
->ah_txpower
.txp_tpc
;
2433 ATH5K_TRACE(ah
->ah_sc
);
2434 if (txpower
> AR5K_TUNE_MAX_TXPOWER
) {
2435 ATH5K_ERR(ah
->ah_sc
, "invalid tx power: %u\n", txpower
);
2440 * RF2413 for some reason can't
2441 * transmit anything if we call
2442 * this funtion, so we skip it
2443 * until we fix txpower.
2445 * XXX: Assume same for RF2425
2448 if ((ah
->ah_radio
== AR5K_RF2413
) || (ah
->ah_radio
== AR5K_RF2425
))
2451 /* Reset TX power values */
2452 memset(&ah
->ah_txpower
, 0, sizeof(ah
->ah_txpower
));
2453 ah
->ah_txpower
.txp_tpc
= tpc
;
2455 /* Initialize TX power table */
2456 ath5k_txpower_table(ah
, channel
, txpower
);
2459 * Write TX power values
2461 for (i
= 0; i
< (AR5K_EEPROM_POWER_TABLE_SIZE
/ 2); i
++) {
2462 ath5k_hw_reg_write(ah
,
2463 ((((ah
->ah_txpower
.txp_pcdac
[(i
<< 1) + 1] << 8) | 0xff) & 0xffff) << 16) |
2464 (((ah
->ah_txpower
.txp_pcdac
[(i
<< 1) ] << 8) | 0xff) & 0xffff),
2465 AR5K_PHY_PCDAC_TXPOWER(i
));
2468 ath5k_hw_reg_write(ah
, AR5K_TXPOWER_OFDM(3, 24) |
2469 AR5K_TXPOWER_OFDM(2, 16) | AR5K_TXPOWER_OFDM(1, 8) |
2470 AR5K_TXPOWER_OFDM(0, 0), AR5K_PHY_TXPOWER_RATE1
);
2472 ath5k_hw_reg_write(ah
, AR5K_TXPOWER_OFDM(7, 24) |
2473 AR5K_TXPOWER_OFDM(6, 16) | AR5K_TXPOWER_OFDM(5, 8) |
2474 AR5K_TXPOWER_OFDM(4, 0), AR5K_PHY_TXPOWER_RATE2
);
2476 ath5k_hw_reg_write(ah
, AR5K_TXPOWER_CCK(10, 24) |
2477 AR5K_TXPOWER_CCK(9, 16) | AR5K_TXPOWER_CCK(15, 8) |
2478 AR5K_TXPOWER_CCK(8, 0), AR5K_PHY_TXPOWER_RATE3
);
2480 ath5k_hw_reg_write(ah
, AR5K_TXPOWER_CCK(14, 24) |
2481 AR5K_TXPOWER_CCK(13, 16) | AR5K_TXPOWER_CCK(12, 8) |
2482 AR5K_TXPOWER_CCK(11, 0), AR5K_PHY_TXPOWER_RATE4
);
2484 if (ah
->ah_txpower
.txp_tpc
)
2485 ath5k_hw_reg_write(ah
, AR5K_PHY_TXPOWER_RATE_MAX_TPC_ENABLE
|
2486 AR5K_TUNE_MAX_TXPOWER
, AR5K_PHY_TXPOWER_RATE_MAX
);
2488 ath5k_hw_reg_write(ah
, AR5K_PHY_TXPOWER_RATE_MAX
|
2489 AR5K_TUNE_MAX_TXPOWER
, AR5K_PHY_TXPOWER_RATE_MAX
);
2494 int ath5k_hw_set_txpower_limit(struct ath5k_hw
*ah
, unsigned int power
)
2497 struct ieee80211_channel
*channel
= &ah
->ah_current_channel
;
2499 ATH5K_TRACE(ah
->ah_sc
);
2500 ATH5K_DBG(ah
->ah_sc
, ATH5K_DEBUG_TXPOWER
,
2501 "changing txpower to %d\n", power
);
2503 return ath5k_hw_txpower(ah
, channel
, power
);