1 // SPDX-License-Identifier: GPL-2.0+
3 * Driver for Analog Devices Industrial Ethernet PHYs
5 * Copyright 2019 Analog Devices Inc.
7 #include <linux/kernel.h>
8 #include <linux/bitfield.h>
9 #include <linux/delay.h>
10 #include <linux/errno.h>
11 #include <linux/ethtool_netlink.h>
12 #include <linux/init.h>
13 #include <linux/module.h>
14 #include <linux/mii.h>
15 #include <linux/phy.h>
16 #include <linux/property.h>
18 #define PHY_ID_ADIN1200 0x0283bc20
19 #define PHY_ID_ADIN1300 0x0283bc30
21 #define ADIN1300_MII_EXT_REG_PTR 0x0010
22 #define ADIN1300_MII_EXT_REG_DATA 0x0011
24 #define ADIN1300_PHY_CTRL1 0x0012
25 #define ADIN1300_AUTO_MDI_EN BIT(10)
26 #define ADIN1300_MAN_MDIX_EN BIT(9)
27 #define ADIN1300_DIAG_CLK_EN BIT(2)
29 #define ADIN1300_RX_ERR_CNT 0x0014
31 #define ADIN1300_PHY_CTRL_STATUS2 0x0015
32 #define ADIN1300_NRG_PD_EN BIT(3)
33 #define ADIN1300_NRG_PD_TX_EN BIT(2)
34 #define ADIN1300_NRG_PD_STATUS BIT(1)
36 #define ADIN1300_PHY_CTRL2 0x0016
37 #define ADIN1300_DOWNSPEED_AN_100_EN BIT(11)
38 #define ADIN1300_DOWNSPEED_AN_10_EN BIT(10)
39 #define ADIN1300_GROUP_MDIO_EN BIT(6)
40 #define ADIN1300_DOWNSPEEDS_EN \
41 (ADIN1300_DOWNSPEED_AN_100_EN | ADIN1300_DOWNSPEED_AN_10_EN)
43 #define ADIN1300_PHY_CTRL3 0x0017
44 #define ADIN1300_LINKING_EN BIT(13)
45 #define ADIN1300_DOWNSPEED_RETRIES_MSK GENMASK(12, 10)
47 #define ADIN1300_INT_MASK_REG 0x0018
48 #define ADIN1300_INT_MDIO_SYNC_EN BIT(9)
49 #define ADIN1300_INT_ANEG_STAT_CHNG_EN BIT(8)
50 #define ADIN1300_INT_ANEG_PAGE_RX_EN BIT(6)
51 #define ADIN1300_INT_IDLE_ERR_CNT_EN BIT(5)
52 #define ADIN1300_INT_MAC_FIFO_OU_EN BIT(4)
53 #define ADIN1300_INT_RX_STAT_CHNG_EN BIT(3)
54 #define ADIN1300_INT_LINK_STAT_CHNG_EN BIT(2)
55 #define ADIN1300_INT_SPEED_CHNG_EN BIT(1)
56 #define ADIN1300_INT_HW_IRQ_EN BIT(0)
57 #define ADIN1300_INT_MASK_EN \
58 (ADIN1300_INT_LINK_STAT_CHNG_EN | ADIN1300_INT_HW_IRQ_EN)
59 #define ADIN1300_INT_STATUS_REG 0x0019
61 #define ADIN1300_PHY_STATUS1 0x001a
62 #define ADIN1300_PAIR_01_SWAP BIT(11)
64 /* EEE register addresses, accessible via Clause 22 access using
65 * ADIN1300_MII_EXT_REG_PTR & ADIN1300_MII_EXT_REG_DATA.
66 * The bit-fields are the same as specified by IEEE for EEE.
68 #define ADIN1300_EEE_CAP_REG 0x8000
69 #define ADIN1300_EEE_ADV_REG 0x8001
70 #define ADIN1300_EEE_LPABLE_REG 0x8002
72 #define ADIN1300_FLD_EN_REG 0x8E27
73 #define ADIN1300_FLD_PCS_ERR_100_EN BIT(7)
74 #define ADIN1300_FLD_PCS_ERR_1000_EN BIT(6)
75 #define ADIN1300_FLD_SLCR_OUT_STUCK_100_EN BIT(5)
76 #define ADIN1300_FLD_SLCR_OUT_STUCK_1000_EN BIT(4)
77 #define ADIN1300_FLD_SLCR_IN_ZDET_100_EN BIT(3)
78 #define ADIN1300_FLD_SLCR_IN_ZDET_1000_EN BIT(2)
79 #define ADIN1300_FLD_SLCR_IN_INVLD_100_EN BIT(1)
80 #define ADIN1300_FLD_SLCR_IN_INVLD_1000_EN BIT(0)
81 /* These bits are the ones which are enabled by default. */
82 #define ADIN1300_FLD_EN_ON \
83 (ADIN1300_FLD_SLCR_OUT_STUCK_100_EN | \
84 ADIN1300_FLD_SLCR_OUT_STUCK_1000_EN | \
85 ADIN1300_FLD_SLCR_IN_ZDET_100_EN | \
86 ADIN1300_FLD_SLCR_IN_ZDET_1000_EN | \
87 ADIN1300_FLD_SLCR_IN_INVLD_1000_EN)
89 #define ADIN1300_CLOCK_STOP_REG 0x9400
90 #define ADIN1300_LPI_WAKE_ERR_CNT_REG 0xa000
92 #define ADIN1300_CDIAG_RUN 0xba1b
93 #define ADIN1300_CDIAG_RUN_EN BIT(0)
96 * The XSIM3/2/1 and XSHRT3/2/1 are actually relative.
97 * For CDIAG_DTLD_RSLTS(0) it's ADIN1300_CDIAG_RSLT_XSIM3/2/1
98 * For CDIAG_DTLD_RSLTS(1) it's ADIN1300_CDIAG_RSLT_XSIM3/2/0
99 * For CDIAG_DTLD_RSLTS(2) it's ADIN1300_CDIAG_RSLT_XSIM3/1/0
100 * For CDIAG_DTLD_RSLTS(3) it's ADIN1300_CDIAG_RSLT_XSIM2/1/0
102 #define ADIN1300_CDIAG_DTLD_RSLTS(x) (0xba1d + (x))
103 #define ADIN1300_CDIAG_RSLT_BUSY BIT(10)
104 #define ADIN1300_CDIAG_RSLT_XSIM3 BIT(9)
105 #define ADIN1300_CDIAG_RSLT_XSIM2 BIT(8)
106 #define ADIN1300_CDIAG_RSLT_XSIM1 BIT(7)
107 #define ADIN1300_CDIAG_RSLT_SIM BIT(6)
108 #define ADIN1300_CDIAG_RSLT_XSHRT3 BIT(5)
109 #define ADIN1300_CDIAG_RSLT_XSHRT2 BIT(4)
110 #define ADIN1300_CDIAG_RSLT_XSHRT1 BIT(3)
111 #define ADIN1300_CDIAG_RSLT_SHRT BIT(2)
112 #define ADIN1300_CDIAG_RSLT_OPEN BIT(1)
113 #define ADIN1300_CDIAG_RSLT_GOOD BIT(0)
115 #define ADIN1300_CDIAG_FLT_DIST(x) (0xba21 + (x))
117 #define ADIN1300_GE_SOFT_RESET_REG 0xff0c
118 #define ADIN1300_GE_SOFT_RESET BIT(0)
120 #define ADIN1300_GE_CLK_CFG_REG 0xff1f
121 #define ADIN1300_GE_CLK_CFG_MASK GENMASK(5, 0)
122 #define ADIN1300_GE_CLK_CFG_RCVR_125 BIT(5)
123 #define ADIN1300_GE_CLK_CFG_FREE_125 BIT(4)
124 #define ADIN1300_GE_CLK_CFG_REF_EN BIT(3)
125 #define ADIN1300_GE_CLK_CFG_HRT_RCVR BIT(2)
126 #define ADIN1300_GE_CLK_CFG_HRT_FREE BIT(1)
127 #define ADIN1300_GE_CLK_CFG_25 BIT(0)
129 #define ADIN1300_GE_RGMII_CFG_REG 0xff23
130 #define ADIN1300_GE_RGMII_RX_MSK GENMASK(8, 6)
131 #define ADIN1300_GE_RGMII_RX_SEL(x) \
132 FIELD_PREP(ADIN1300_GE_RGMII_RX_MSK, x)
133 #define ADIN1300_GE_RGMII_GTX_MSK GENMASK(5, 3)
134 #define ADIN1300_GE_RGMII_GTX_SEL(x) \
135 FIELD_PREP(ADIN1300_GE_RGMII_GTX_MSK, x)
136 #define ADIN1300_GE_RGMII_RXID_EN BIT(2)
137 #define ADIN1300_GE_RGMII_TXID_EN BIT(1)
138 #define ADIN1300_GE_RGMII_EN BIT(0)
140 /* RGMII internal delay settings for rx and tx for ADIN1300 */
141 #define ADIN1300_RGMII_1_60_NS 0x0001
142 #define ADIN1300_RGMII_1_80_NS 0x0002
143 #define ADIN1300_RGMII_2_00_NS 0x0000
144 #define ADIN1300_RGMII_2_20_NS 0x0006
145 #define ADIN1300_RGMII_2_40_NS 0x0007
147 #define ADIN1300_GE_RMII_CFG_REG 0xff24
148 #define ADIN1300_GE_RMII_FIFO_DEPTH_MSK GENMASK(6, 4)
149 #define ADIN1300_GE_RMII_FIFO_DEPTH_SEL(x) \
150 FIELD_PREP(ADIN1300_GE_RMII_FIFO_DEPTH_MSK, x)
151 #define ADIN1300_GE_RMII_EN BIT(0)
153 /* RMII fifo depth values */
154 #define ADIN1300_RMII_4_BITS 0x0000
155 #define ADIN1300_RMII_8_BITS 0x0001
156 #define ADIN1300_RMII_12_BITS 0x0002
157 #define ADIN1300_RMII_16_BITS 0x0003
158 #define ADIN1300_RMII_20_BITS 0x0004
159 #define ADIN1300_RMII_24_BITS 0x0005
162 * struct adin_cfg_reg_map - map a config value to aregister value
163 * @cfg: value in device configuration
164 * @reg: value in the register
166 struct adin_cfg_reg_map
{
171 static const struct adin_cfg_reg_map adin_rgmii_delays
[] = {
172 { 1600, ADIN1300_RGMII_1_60_NS
},
173 { 1800, ADIN1300_RGMII_1_80_NS
},
174 { 2000, ADIN1300_RGMII_2_00_NS
},
175 { 2200, ADIN1300_RGMII_2_20_NS
},
176 { 2400, ADIN1300_RGMII_2_40_NS
},
180 static const struct adin_cfg_reg_map adin_rmii_fifo_depths
[] = {
181 { 4, ADIN1300_RMII_4_BITS
},
182 { 8, ADIN1300_RMII_8_BITS
},
183 { 12, ADIN1300_RMII_12_BITS
},
184 { 16, ADIN1300_RMII_16_BITS
},
185 { 20, ADIN1300_RMII_20_BITS
},
186 { 24, ADIN1300_RMII_24_BITS
},
191 * struct adin_clause45_mmd_map - map to convert Clause 45 regs to Clause 22
192 * @devad: device address used in Clause 45 access
193 * @cl45_regnum: register address defined by Clause 45
194 * @adin_regnum: equivalent register address accessible via Clause 22
196 struct adin_clause45_mmd_map
{
202 static const struct adin_clause45_mmd_map adin_clause45_mmd_map
[] = {
203 { MDIO_MMD_PCS
, MDIO_PCS_EEE_ABLE
, ADIN1300_EEE_CAP_REG
},
204 { MDIO_MMD_AN
, MDIO_AN_EEE_LPABLE
, ADIN1300_EEE_LPABLE_REG
},
205 { MDIO_MMD_AN
, MDIO_AN_EEE_ADV
, ADIN1300_EEE_ADV_REG
},
206 { MDIO_MMD_PCS
, MDIO_CTRL1
, ADIN1300_CLOCK_STOP_REG
},
207 { MDIO_MMD_PCS
, MDIO_PCS_EEE_WK_ERR
, ADIN1300_LPI_WAKE_ERR_CNT_REG
},
210 struct adin_hw_stat
{
216 static const struct adin_hw_stat adin_hw_stats
[] = {
217 { "total_frames_checked_count", 0x940A, 0x940B }, /* hi + lo */
218 { "length_error_frames_count", 0x940C },
219 { "alignment_error_frames_count", 0x940D },
220 { "symbol_error_count", 0x940E },
221 { "oversized_frames_count", 0x940F },
222 { "undersized_frames_count", 0x9410 },
223 { "odd_nibble_frames_count", 0x9411 },
224 { "odd_preamble_packet_count", 0x9412 },
225 { "dribble_bits_frames_count", 0x9413 },
226 { "false_carrier_events_count", 0x9414 },
230 * struct adin_priv - ADIN PHY driver private data
231 * @stats: statistic counters for the PHY
234 u64 stats
[ARRAY_SIZE(adin_hw_stats
)];
237 static int adin_lookup_reg_value(const struct adin_cfg_reg_map
*tbl
, int cfg
)
241 for (i
= 0; tbl
[i
].cfg
; i
++) {
242 if (tbl
[i
].cfg
== cfg
)
249 static u32
adin_get_reg_value(struct phy_device
*phydev
,
250 const char *prop_name
,
251 const struct adin_cfg_reg_map
*tbl
,
254 struct device
*dev
= &phydev
->mdio
.dev
;
258 if (device_property_read_u32(dev
, prop_name
, &val
))
261 rc
= adin_lookup_reg_value(tbl
, val
);
264 "Unsupported value %u for %s using default (%u)\n",
265 val
, prop_name
, dflt
);
272 static int adin_config_rgmii_mode(struct phy_device
*phydev
)
277 if (!phy_interface_is_rgmii(phydev
))
278 return phy_clear_bits_mmd(phydev
, MDIO_MMD_VEND1
,
279 ADIN1300_GE_RGMII_CFG_REG
,
280 ADIN1300_GE_RGMII_EN
);
282 reg
= phy_read_mmd(phydev
, MDIO_MMD_VEND1
, ADIN1300_GE_RGMII_CFG_REG
);
286 reg
|= ADIN1300_GE_RGMII_EN
;
288 if (phydev
->interface
== PHY_INTERFACE_MODE_RGMII_ID
||
289 phydev
->interface
== PHY_INTERFACE_MODE_RGMII_RXID
) {
290 reg
|= ADIN1300_GE_RGMII_RXID_EN
;
292 val
= adin_get_reg_value(phydev
, "adi,rx-internal-delay-ps",
294 ADIN1300_RGMII_2_00_NS
);
295 reg
&= ~ADIN1300_GE_RGMII_RX_MSK
;
296 reg
|= ADIN1300_GE_RGMII_RX_SEL(val
);
298 reg
&= ~ADIN1300_GE_RGMII_RXID_EN
;
301 if (phydev
->interface
== PHY_INTERFACE_MODE_RGMII_ID
||
302 phydev
->interface
== PHY_INTERFACE_MODE_RGMII_TXID
) {
303 reg
|= ADIN1300_GE_RGMII_TXID_EN
;
305 val
= adin_get_reg_value(phydev
, "adi,tx-internal-delay-ps",
307 ADIN1300_RGMII_2_00_NS
);
308 reg
&= ~ADIN1300_GE_RGMII_GTX_MSK
;
309 reg
|= ADIN1300_GE_RGMII_GTX_SEL(val
);
311 reg
&= ~ADIN1300_GE_RGMII_TXID_EN
;
314 return phy_write_mmd(phydev
, MDIO_MMD_VEND1
,
315 ADIN1300_GE_RGMII_CFG_REG
, reg
);
318 static int adin_config_rmii_mode(struct phy_device
*phydev
)
323 if (phydev
->interface
!= PHY_INTERFACE_MODE_RMII
)
324 return phy_clear_bits_mmd(phydev
, MDIO_MMD_VEND1
,
325 ADIN1300_GE_RMII_CFG_REG
,
326 ADIN1300_GE_RMII_EN
);
328 reg
= phy_read_mmd(phydev
, MDIO_MMD_VEND1
, ADIN1300_GE_RMII_CFG_REG
);
332 reg
|= ADIN1300_GE_RMII_EN
;
334 val
= adin_get_reg_value(phydev
, "adi,fifo-depth-bits",
335 adin_rmii_fifo_depths
,
336 ADIN1300_RMII_8_BITS
);
338 reg
&= ~ADIN1300_GE_RMII_FIFO_DEPTH_MSK
;
339 reg
|= ADIN1300_GE_RMII_FIFO_DEPTH_SEL(val
);
341 return phy_write_mmd(phydev
, MDIO_MMD_VEND1
,
342 ADIN1300_GE_RMII_CFG_REG
, reg
);
345 static int adin_get_downshift(struct phy_device
*phydev
, u8
*data
)
347 int val
, cnt
, enable
;
349 val
= phy_read(phydev
, ADIN1300_PHY_CTRL2
);
353 cnt
= phy_read(phydev
, ADIN1300_PHY_CTRL3
);
357 enable
= FIELD_GET(ADIN1300_DOWNSPEEDS_EN
, val
);
358 cnt
= FIELD_GET(ADIN1300_DOWNSPEED_RETRIES_MSK
, cnt
);
360 *data
= (enable
&& cnt
) ? cnt
: DOWNSHIFT_DEV_DISABLE
;
365 static int adin_set_downshift(struct phy_device
*phydev
, u8 cnt
)
370 if (cnt
== DOWNSHIFT_DEV_DISABLE
)
371 return phy_clear_bits(phydev
, ADIN1300_PHY_CTRL2
,
372 ADIN1300_DOWNSPEEDS_EN
);
377 val
= FIELD_PREP(ADIN1300_DOWNSPEED_RETRIES_MSK
, cnt
);
379 rc
= phy_modify(phydev
, ADIN1300_PHY_CTRL3
,
380 ADIN1300_DOWNSPEED_RETRIES_MSK
,
385 return phy_set_bits(phydev
, ADIN1300_PHY_CTRL2
,
386 ADIN1300_DOWNSPEEDS_EN
);
389 static int adin_get_edpd(struct phy_device
*phydev
, u16
*tx_interval
)
393 val
= phy_read(phydev
, ADIN1300_PHY_CTRL_STATUS2
);
397 if (ADIN1300_NRG_PD_EN
& val
) {
398 if (val
& ADIN1300_NRG_PD_TX_EN
)
399 /* default is 1 second */
400 *tx_interval
= ETHTOOL_PHY_EDPD_DFLT_TX_MSECS
;
402 *tx_interval
= ETHTOOL_PHY_EDPD_NO_TX
;
404 *tx_interval
= ETHTOOL_PHY_EDPD_DISABLE
;
410 static int adin_set_edpd(struct phy_device
*phydev
, u16 tx_interval
)
414 if (tx_interval
== ETHTOOL_PHY_EDPD_DISABLE
)
415 return phy_clear_bits(phydev
, ADIN1300_PHY_CTRL_STATUS2
,
416 (ADIN1300_NRG_PD_EN
| ADIN1300_NRG_PD_TX_EN
));
418 val
= ADIN1300_NRG_PD_EN
;
420 switch (tx_interval
) {
421 case 1000: /* 1 second */
423 case ETHTOOL_PHY_EDPD_DFLT_TX_MSECS
:
424 val
|= ADIN1300_NRG_PD_TX_EN
;
426 case ETHTOOL_PHY_EDPD_NO_TX
:
432 return phy_modify(phydev
, ADIN1300_PHY_CTRL_STATUS2
,
433 (ADIN1300_NRG_PD_EN
| ADIN1300_NRG_PD_TX_EN
),
437 static int adin_get_fast_down(struct phy_device
*phydev
, u8
*msecs
)
441 reg
= phy_read_mmd(phydev
, MDIO_MMD_VEND1
, ADIN1300_FLD_EN_REG
);
445 if (reg
& ADIN1300_FLD_EN_ON
)
446 *msecs
= ETHTOOL_PHY_FAST_LINK_DOWN_ON
;
448 *msecs
= ETHTOOL_PHY_FAST_LINK_DOWN_OFF
;
453 static int adin_set_fast_down(struct phy_device
*phydev
, const u8
*msecs
)
455 if (*msecs
== ETHTOOL_PHY_FAST_LINK_DOWN_ON
)
456 return phy_set_bits_mmd(phydev
, MDIO_MMD_VEND1
,
460 if (*msecs
== ETHTOOL_PHY_FAST_LINK_DOWN_OFF
)
461 return phy_clear_bits_mmd(phydev
, MDIO_MMD_VEND1
,
468 static int adin_get_tunable(struct phy_device
*phydev
,
469 struct ethtool_tunable
*tuna
, void *data
)
472 case ETHTOOL_PHY_DOWNSHIFT
:
473 return adin_get_downshift(phydev
, data
);
474 case ETHTOOL_PHY_EDPD
:
475 return adin_get_edpd(phydev
, data
);
476 case ETHTOOL_PHY_FAST_LINK_DOWN
:
477 return adin_get_fast_down(phydev
, data
);
483 static int adin_set_tunable(struct phy_device
*phydev
,
484 struct ethtool_tunable
*tuna
, const void *data
)
487 case ETHTOOL_PHY_DOWNSHIFT
:
488 return adin_set_downshift(phydev
, *(const u8
*)data
);
489 case ETHTOOL_PHY_EDPD
:
490 return adin_set_edpd(phydev
, *(const u16
*)data
);
491 case ETHTOOL_PHY_FAST_LINK_DOWN
:
492 return adin_set_fast_down(phydev
, data
);
498 static int adin_config_clk_out(struct phy_device
*phydev
)
500 struct device
*dev
= &phydev
->mdio
.dev
;
501 const char *val
= NULL
;
504 device_property_read_string(dev
, "adi,phy-output-clock", &val
);
506 /* property not present, do not enable GP_CLK pin */
507 } else if (strcmp(val
, "25mhz-reference") == 0) {
508 sel
|= ADIN1300_GE_CLK_CFG_25
;
509 } else if (strcmp(val
, "125mhz-free-running") == 0) {
510 sel
|= ADIN1300_GE_CLK_CFG_FREE_125
;
511 } else if (strcmp(val
, "adaptive-free-running") == 0) {
512 sel
|= ADIN1300_GE_CLK_CFG_HRT_FREE
;
514 phydev_err(phydev
, "invalid adi,phy-output-clock\n");
518 if (device_property_read_bool(dev
, "adi,phy-output-reference-clock"))
519 sel
|= ADIN1300_GE_CLK_CFG_REF_EN
;
521 return phy_modify_mmd(phydev
, MDIO_MMD_VEND1
, ADIN1300_GE_CLK_CFG_REG
,
522 ADIN1300_GE_CLK_CFG_MASK
, sel
);
525 static int adin_config_init(struct phy_device
*phydev
)
529 phydev
->mdix_ctrl
= ETH_TP_MDI_AUTO
;
531 rc
= adin_config_rgmii_mode(phydev
);
535 rc
= adin_config_rmii_mode(phydev
);
539 rc
= adin_set_downshift(phydev
, 4);
543 rc
= adin_set_edpd(phydev
, ETHTOOL_PHY_EDPD_DFLT_TX_MSECS
);
547 rc
= adin_config_clk_out(phydev
);
551 phydev_dbg(phydev
, "PHY is using mode '%s'\n",
552 phy_modes(phydev
->interface
));
557 static int adin_phy_ack_intr(struct phy_device
*phydev
)
559 /* Clear pending interrupts */
560 int rc
= phy_read(phydev
, ADIN1300_INT_STATUS_REG
);
562 return rc
< 0 ? rc
: 0;
565 static int adin_phy_config_intr(struct phy_device
*phydev
)
569 if (phydev
->interrupts
== PHY_INTERRUPT_ENABLED
) {
570 err
= adin_phy_ack_intr(phydev
);
574 err
= phy_set_bits(phydev
, ADIN1300_INT_MASK_REG
,
575 ADIN1300_INT_MASK_EN
);
577 err
= phy_clear_bits(phydev
, ADIN1300_INT_MASK_REG
,
578 ADIN1300_INT_MASK_EN
);
582 err
= adin_phy_ack_intr(phydev
);
588 static irqreturn_t
adin_phy_handle_interrupt(struct phy_device
*phydev
)
592 irq_status
= phy_read(phydev
, ADIN1300_INT_STATUS_REG
);
593 if (irq_status
< 0) {
598 if (!(irq_status
& ADIN1300_INT_LINK_STAT_CHNG_EN
))
601 phy_trigger_machine(phydev
);
606 static int adin_cl45_to_adin_reg(struct phy_device
*phydev
, int devad
,
609 const struct adin_clause45_mmd_map
*m
;
612 if (devad
== MDIO_MMD_VEND1
)
615 for (i
= 0; i
< ARRAY_SIZE(adin_clause45_mmd_map
); i
++) {
616 m
= &adin_clause45_mmd_map
[i
];
617 if (m
->devad
== devad
&& m
->cl45_regnum
== cl45_regnum
)
618 return m
->adin_regnum
;
622 "No translation available for devad: %d reg: %04x\n",
628 static int adin_read_mmd(struct phy_device
*phydev
, int devad
, u16 regnum
)
630 struct mii_bus
*bus
= phydev
->mdio
.bus
;
631 int phy_addr
= phydev
->mdio
.addr
;
635 adin_regnum
= adin_cl45_to_adin_reg(phydev
, devad
, regnum
);
639 err
= __mdiobus_write(bus
, phy_addr
, ADIN1300_MII_EXT_REG_PTR
,
644 return __mdiobus_read(bus
, phy_addr
, ADIN1300_MII_EXT_REG_DATA
);
647 static int adin_write_mmd(struct phy_device
*phydev
, int devad
, u16 regnum
,
650 struct mii_bus
*bus
= phydev
->mdio
.bus
;
651 int phy_addr
= phydev
->mdio
.addr
;
655 adin_regnum
= adin_cl45_to_adin_reg(phydev
, devad
, regnum
);
659 err
= __mdiobus_write(bus
, phy_addr
, ADIN1300_MII_EXT_REG_PTR
,
664 return __mdiobus_write(bus
, phy_addr
, ADIN1300_MII_EXT_REG_DATA
, val
);
667 static int adin_config_mdix(struct phy_device
*phydev
)
669 bool auto_en
, mdix_en
;
674 switch (phydev
->mdix_ctrl
) {
680 case ETH_TP_MDI_AUTO
:
687 reg
= phy_read(phydev
, ADIN1300_PHY_CTRL1
);
692 reg
|= ADIN1300_MAN_MDIX_EN
;
694 reg
&= ~ADIN1300_MAN_MDIX_EN
;
697 reg
|= ADIN1300_AUTO_MDI_EN
;
699 reg
&= ~ADIN1300_AUTO_MDI_EN
;
701 return phy_write(phydev
, ADIN1300_PHY_CTRL1
, reg
);
704 static int adin_config_aneg(struct phy_device
*phydev
)
708 ret
= phy_clear_bits(phydev
, ADIN1300_PHY_CTRL1
, ADIN1300_DIAG_CLK_EN
);
712 ret
= phy_set_bits(phydev
, ADIN1300_PHY_CTRL3
, ADIN1300_LINKING_EN
);
716 ret
= adin_config_mdix(phydev
);
720 return genphy_config_aneg(phydev
);
723 static int adin_mdix_update(struct phy_device
*phydev
)
725 bool auto_en
, mdix_en
;
729 reg
= phy_read(phydev
, ADIN1300_PHY_CTRL1
);
733 auto_en
= !!(reg
& ADIN1300_AUTO_MDI_EN
);
734 mdix_en
= !!(reg
& ADIN1300_MAN_MDIX_EN
);
736 /* If MDI/MDIX is forced, just read it from the control reg */
739 phydev
->mdix
= ETH_TP_MDI_X
;
741 phydev
->mdix
= ETH_TP_MDI
;
746 * Otherwise, we need to deduce it from the PHY status2 reg.
747 * When Auto-MDI is enabled, the ADIN1300_MAN_MDIX_EN bit implies
748 * a preference for MDIX when it is set.
750 reg
= phy_read(phydev
, ADIN1300_PHY_STATUS1
);
754 swapped
= !!(reg
& ADIN1300_PAIR_01_SWAP
);
756 if (mdix_en
!= swapped
)
757 phydev
->mdix
= ETH_TP_MDI_X
;
759 phydev
->mdix
= ETH_TP_MDI
;
764 static int adin_read_status(struct phy_device
*phydev
)
768 ret
= adin_mdix_update(phydev
);
772 return genphy_read_status(phydev
);
775 static int adin_soft_reset(struct phy_device
*phydev
)
779 /* The reset bit is self-clearing, set it and wait */
780 rc
= phy_set_bits_mmd(phydev
, MDIO_MMD_VEND1
,
781 ADIN1300_GE_SOFT_RESET_REG
,
782 ADIN1300_GE_SOFT_RESET
);
788 /* If we get a read error something may be wrong */
789 rc
= phy_read_mmd(phydev
, MDIO_MMD_VEND1
,
790 ADIN1300_GE_SOFT_RESET_REG
);
792 return rc
< 0 ? rc
: 0;
795 static int adin_get_sset_count(struct phy_device
*phydev
)
797 return ARRAY_SIZE(adin_hw_stats
);
800 static void adin_get_strings(struct phy_device
*phydev
, u8
*data
)
804 for (i
= 0; i
< ARRAY_SIZE(adin_hw_stats
); i
++)
805 ethtool_puts(&data
, adin_hw_stats
[i
].string
);
808 static int adin_read_mmd_stat_regs(struct phy_device
*phydev
,
809 const struct adin_hw_stat
*stat
,
814 ret
= phy_read_mmd(phydev
, MDIO_MMD_VEND1
, stat
->reg1
);
818 *val
= (ret
& 0xffff);
823 ret
= phy_read_mmd(phydev
, MDIO_MMD_VEND1
, stat
->reg2
);
828 *val
|= (ret
& 0xffff);
833 static u64
adin_get_stat(struct phy_device
*phydev
, int i
)
835 const struct adin_hw_stat
*stat
= &adin_hw_stats
[i
];
836 struct adin_priv
*priv
= phydev
->priv
;
840 if (stat
->reg1
> 0x1f) {
841 ret
= adin_read_mmd_stat_regs(phydev
, stat
, &val
);
845 ret
= phy_read(phydev
, stat
->reg1
);
848 val
= (ret
& 0xffff);
851 priv
->stats
[i
] += val
;
853 return priv
->stats
[i
];
856 static void adin_get_stats(struct phy_device
*phydev
,
857 struct ethtool_stats
*stats
, u64
*data
)
861 /* latch copies of all the frame-checker counters */
862 rc
= phy_read(phydev
, ADIN1300_RX_ERR_CNT
);
866 for (i
= 0; i
< ARRAY_SIZE(adin_hw_stats
); i
++)
867 data
[i
] = adin_get_stat(phydev
, i
);
870 static int adin_probe(struct phy_device
*phydev
)
872 struct device
*dev
= &phydev
->mdio
.dev
;
873 struct adin_priv
*priv
;
875 priv
= devm_kzalloc(dev
, sizeof(*priv
), GFP_KERNEL
);
884 static int adin_cable_test_start(struct phy_device
*phydev
)
888 ret
= phy_clear_bits(phydev
, ADIN1300_PHY_CTRL3
, ADIN1300_LINKING_EN
);
892 ret
= phy_clear_bits(phydev
, ADIN1300_PHY_CTRL1
, ADIN1300_DIAG_CLK_EN
);
896 /* wait a bit for the clock to stabilize */
899 return phy_set_bits_mmd(phydev
, MDIO_MMD_VEND1
, ADIN1300_CDIAG_RUN
,
900 ADIN1300_CDIAG_RUN_EN
);
903 static int adin_cable_test_report_trans(int result
)
907 if (result
& ADIN1300_CDIAG_RSLT_GOOD
)
908 return ETHTOOL_A_CABLE_RESULT_CODE_OK
;
909 if (result
& ADIN1300_CDIAG_RSLT_OPEN
)
910 return ETHTOOL_A_CABLE_RESULT_CODE_OPEN
;
912 /* short with other pairs */
913 mask
= ADIN1300_CDIAG_RSLT_XSHRT3
|
914 ADIN1300_CDIAG_RSLT_XSHRT2
|
915 ADIN1300_CDIAG_RSLT_XSHRT1
;
917 return ETHTOOL_A_CABLE_RESULT_CODE_CROSS_SHORT
;
919 if (result
& ADIN1300_CDIAG_RSLT_SHRT
)
920 return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT
;
922 return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC
;
925 static int adin_cable_test_report_pair(struct phy_device
*phydev
,
931 ret
= phy_read_mmd(phydev
, MDIO_MMD_VEND1
,
932 ADIN1300_CDIAG_DTLD_RSLTS(pair
));
936 fault_rslt
= adin_cable_test_report_trans(ret
);
938 ret
= ethnl_cable_test_result(phydev
, pair
, fault_rslt
);
942 ret
= phy_read_mmd(phydev
, MDIO_MMD_VEND1
,
943 ADIN1300_CDIAG_FLT_DIST(pair
));
947 switch (fault_rslt
) {
948 case ETHTOOL_A_CABLE_RESULT_CODE_OPEN
:
949 case ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT
:
950 case ETHTOOL_A_CABLE_RESULT_CODE_CROSS_SHORT
:
951 return ethnl_cable_test_fault_length(phydev
, pair
, ret
* 100);
957 static int adin_cable_test_report(struct phy_device
*phydev
)
962 for (pair
= ETHTOOL_A_CABLE_PAIR_A
; pair
<= ETHTOOL_A_CABLE_PAIR_D
; pair
++) {
963 ret
= adin_cable_test_report_pair(phydev
, pair
);
971 static int adin_cable_test_get_status(struct phy_device
*phydev
,
978 ret
= phy_read_mmd(phydev
, MDIO_MMD_VEND1
, ADIN1300_CDIAG_RUN
);
982 if (ret
& ADIN1300_CDIAG_RUN_EN
)
987 return adin_cable_test_report(phydev
);
990 static struct phy_driver adin_driver
[] = {
992 PHY_ID_MATCH_MODEL(PHY_ID_ADIN1200
),
994 .flags
= PHY_POLL_CABLE_TEST
,
996 .config_init
= adin_config_init
,
997 .soft_reset
= adin_soft_reset
,
998 .config_aneg
= adin_config_aneg
,
999 .read_status
= adin_read_status
,
1000 .get_tunable
= adin_get_tunable
,
1001 .set_tunable
= adin_set_tunable
,
1002 .config_intr
= adin_phy_config_intr
,
1003 .handle_interrupt
= adin_phy_handle_interrupt
,
1004 .get_sset_count
= adin_get_sset_count
,
1005 .get_strings
= adin_get_strings
,
1006 .get_stats
= adin_get_stats
,
1007 .resume
= genphy_resume
,
1008 .suspend
= genphy_suspend
,
1009 .read_mmd
= adin_read_mmd
,
1010 .write_mmd
= adin_write_mmd
,
1011 .cable_test_start
= adin_cable_test_start
,
1012 .cable_test_get_status
= adin_cable_test_get_status
,
1015 PHY_ID_MATCH_MODEL(PHY_ID_ADIN1300
),
1017 .flags
= PHY_POLL_CABLE_TEST
,
1018 .probe
= adin_probe
,
1019 .config_init
= adin_config_init
,
1020 .soft_reset
= adin_soft_reset
,
1021 .config_aneg
= adin_config_aneg
,
1022 .read_status
= adin_read_status
,
1023 .get_tunable
= adin_get_tunable
,
1024 .set_tunable
= adin_set_tunable
,
1025 .config_intr
= adin_phy_config_intr
,
1026 .handle_interrupt
= adin_phy_handle_interrupt
,
1027 .get_sset_count
= adin_get_sset_count
,
1028 .get_strings
= adin_get_strings
,
1029 .get_stats
= adin_get_stats
,
1030 .resume
= genphy_resume
,
1031 .suspend
= genphy_suspend
,
1032 .read_mmd
= adin_read_mmd
,
1033 .write_mmd
= adin_write_mmd
,
1034 .cable_test_start
= adin_cable_test_start
,
1035 .cable_test_get_status
= adin_cable_test_get_status
,
1039 module_phy_driver(adin_driver
);
1041 static const struct mdio_device_id __maybe_unused adin_tbl
[] = {
1042 { PHY_ID_MATCH_MODEL(PHY_ID_ADIN1200
) },
1043 { PHY_ID_MATCH_MODEL(PHY_ID_ADIN1300
) },
1047 MODULE_DEVICE_TABLE(mdio
, adin_tbl
);
1048 MODULE_DESCRIPTION("Analog Devices Industrial Ethernet PHY driver");
1049 MODULE_LICENSE("GPL");