2 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
5 * Common Codes for EXYNOS
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
12 #include <linux/kernel.h>
13 #include <linux/bitops.h>
14 #include <linux/interrupt.h>
15 #include <linux/irq.h>
16 #include <linux/irqchip.h>
18 #include <linux/device.h>
19 #include <linux/gpio.h>
20 #include <clocksource/samsung_pwm.h>
21 #include <linux/sched.h>
22 #include <linux/serial_core.h>
24 #include <linux/of_fdt.h>
25 #include <linux/of_irq.h>
26 #include <linux/pm_domain.h>
27 #include <linux/export.h>
28 #include <linux/irqdomain.h>
29 #include <linux/of_address.h>
30 #include <linux/irqchip/arm-gic.h>
31 #include <linux/irqchip/chained_irq.h>
32 #include <linux/platform_device.h>
34 #include <asm/proc-fns.h>
35 #include <asm/exception.h>
36 #include <asm/hardware/cache-l2x0.h>
37 #include <asm/mach/map.h>
38 #include <asm/mach/irq.h>
39 #include <asm/cacheflush.h>
43 #include <plat/regs-serial.h>
48 #define L2_AUX_VAL 0x7C470001
49 #define L2_AUX_MASK 0xC200ffff
51 static const char name_exynos4210
[] = "EXYNOS4210";
52 static const char name_exynos4212
[] = "EXYNOS4212";
53 static const char name_exynos4412
[] = "EXYNOS4412";
54 static const char name_exynos5250
[] = "EXYNOS5250";
55 static const char name_exynos5420
[] = "EXYNOS5420";
56 static const char name_exynos5440
[] = "EXYNOS5440";
58 static void exynos4_map_io(void);
59 static void exynos5_map_io(void);
60 static int exynos_init(void);
62 static struct cpu_table cpu_ids
[] __initdata
= {
64 .idcode
= EXYNOS4210_CPU_ID
,
65 .idmask
= EXYNOS4_CPU_MASK
,
66 .map_io
= exynos4_map_io
,
68 .name
= name_exynos4210
,
70 .idcode
= EXYNOS4212_CPU_ID
,
71 .idmask
= EXYNOS4_CPU_MASK
,
72 .map_io
= exynos4_map_io
,
74 .name
= name_exynos4212
,
76 .idcode
= EXYNOS4412_CPU_ID
,
77 .idmask
= EXYNOS4_CPU_MASK
,
78 .map_io
= exynos4_map_io
,
80 .name
= name_exynos4412
,
82 .idcode
= EXYNOS5250_SOC_ID
,
83 .idmask
= EXYNOS5_SOC_MASK
,
84 .map_io
= exynos5_map_io
,
86 .name
= name_exynos5250
,
88 .idcode
= EXYNOS5420_SOC_ID
,
89 .idmask
= EXYNOS5_SOC_MASK
,
90 .map_io
= exynos5_map_io
,
92 .name
= name_exynos5420
,
94 .idcode
= EXYNOS5440_SOC_ID
,
95 .idmask
= EXYNOS5_SOC_MASK
,
97 .name
= name_exynos5440
,
101 /* Initial IO mappings */
103 static struct map_desc exynos4_iodesc
[] __initdata
= {
105 .virtual = (unsigned long)S3C_VA_SYS
,
106 .pfn
= __phys_to_pfn(EXYNOS4_PA_SYSCON
),
110 .virtual = (unsigned long)S3C_VA_TIMER
,
111 .pfn
= __phys_to_pfn(EXYNOS4_PA_TIMER
),
115 .virtual = (unsigned long)S3C_VA_WATCHDOG
,
116 .pfn
= __phys_to_pfn(EXYNOS4_PA_WATCHDOG
),
120 .virtual = (unsigned long)S5P_VA_SROMC
,
121 .pfn
= __phys_to_pfn(EXYNOS4_PA_SROMC
),
125 .virtual = (unsigned long)S5P_VA_SYSTIMER
,
126 .pfn
= __phys_to_pfn(EXYNOS4_PA_SYSTIMER
),
130 .virtual = (unsigned long)S5P_VA_PMU
,
131 .pfn
= __phys_to_pfn(EXYNOS4_PA_PMU
),
135 .virtual = (unsigned long)S5P_VA_COMBINER_BASE
,
136 .pfn
= __phys_to_pfn(EXYNOS4_PA_COMBINER
),
140 .virtual = (unsigned long)S5P_VA_GIC_CPU
,
141 .pfn
= __phys_to_pfn(EXYNOS4_PA_GIC_CPU
),
145 .virtual = (unsigned long)S5P_VA_GIC_DIST
,
146 .pfn
= __phys_to_pfn(EXYNOS4_PA_GIC_DIST
),
150 .virtual = (unsigned long)S5P_VA_CMU
,
151 .pfn
= __phys_to_pfn(EXYNOS4_PA_CMU
),
155 .virtual = (unsigned long)S5P_VA_COREPERI_BASE
,
156 .pfn
= __phys_to_pfn(EXYNOS4_PA_COREPERI
),
160 .virtual = (unsigned long)S5P_VA_L2CC
,
161 .pfn
= __phys_to_pfn(EXYNOS4_PA_L2CC
),
165 .virtual = (unsigned long)S5P_VA_DMC0
,
166 .pfn
= __phys_to_pfn(EXYNOS4_PA_DMC0
),
170 .virtual = (unsigned long)S5P_VA_DMC1
,
171 .pfn
= __phys_to_pfn(EXYNOS4_PA_DMC1
),
175 .virtual = (unsigned long)S3C_VA_USB_HSPHY
,
176 .pfn
= __phys_to_pfn(EXYNOS4_PA_HSPHY
),
182 static struct map_desc exynos4_iodesc0
[] __initdata
= {
184 .virtual = (unsigned long)S5P_VA_SYSRAM
,
185 .pfn
= __phys_to_pfn(EXYNOS4_PA_SYSRAM0
),
191 static struct map_desc exynos4_iodesc1
[] __initdata
= {
193 .virtual = (unsigned long)S5P_VA_SYSRAM
,
194 .pfn
= __phys_to_pfn(EXYNOS4_PA_SYSRAM1
),
200 static struct map_desc exynos4210_iodesc
[] __initdata
= {
202 .virtual = (unsigned long)S5P_VA_SYSRAM_NS
,
203 .pfn
= __phys_to_pfn(EXYNOS4210_PA_SYSRAM_NS
),
209 static struct map_desc exynos4x12_iodesc
[] __initdata
= {
211 .virtual = (unsigned long)S5P_VA_SYSRAM_NS
,
212 .pfn
= __phys_to_pfn(EXYNOS4x12_PA_SYSRAM_NS
),
218 static struct map_desc exynos5250_iodesc
[] __initdata
= {
220 .virtual = (unsigned long)S5P_VA_SYSRAM_NS
,
221 .pfn
= __phys_to_pfn(EXYNOS5250_PA_SYSRAM_NS
),
227 static struct map_desc exynos5_iodesc
[] __initdata
= {
229 .virtual = (unsigned long)S3C_VA_SYS
,
230 .pfn
= __phys_to_pfn(EXYNOS5_PA_SYSCON
),
234 .virtual = (unsigned long)S3C_VA_TIMER
,
235 .pfn
= __phys_to_pfn(EXYNOS5_PA_TIMER
),
239 .virtual = (unsigned long)S3C_VA_WATCHDOG
,
240 .pfn
= __phys_to_pfn(EXYNOS5_PA_WATCHDOG
),
244 .virtual = (unsigned long)S5P_VA_SROMC
,
245 .pfn
= __phys_to_pfn(EXYNOS5_PA_SROMC
),
249 .virtual = (unsigned long)S5P_VA_SYSRAM
,
250 .pfn
= __phys_to_pfn(EXYNOS5_PA_SYSRAM
),
254 .virtual = (unsigned long)S5P_VA_CMU
,
255 .pfn
= __phys_to_pfn(EXYNOS5_PA_CMU
),
256 .length
= 144 * SZ_1K
,
259 .virtual = (unsigned long)S5P_VA_PMU
,
260 .pfn
= __phys_to_pfn(EXYNOS5_PA_PMU
),
266 void exynos4_restart(enum reboot_mode mode
, const char *cmd
)
268 __raw_writel(0x1, S5P_SWRESET
);
271 void exynos5_restart(enum reboot_mode mode
, const char *cmd
)
273 struct device_node
*np
;
278 addr
= EXYNOS_SWRESET
;
280 if (of_machine_is_compatible("samsung,exynos5440")) {
282 np
= of_find_compatible_node(NULL
, NULL
, "samsung,exynos5440-clock");
284 addr
= of_iomap(np
, 0) + 0xbc;
285 status
= __raw_readl(addr
);
287 addr
= of_iomap(np
, 0) + 0xcc;
288 val
= __raw_readl(addr
);
290 val
= (val
& 0xffff0000) | (status
& 0xffff);
293 __raw_writel(val
, addr
);
296 static struct platform_device exynos_cpuidle
= {
297 .name
= "exynos_cpuidle",
301 void __init
exynos_cpuidle_init(void)
303 platform_device_register(&exynos_cpuidle
);
306 void __init
exynos_cpufreq_init(void)
308 platform_device_register_simple("exynos-cpufreq", -1, NULL
, 0);
311 void __init
exynos_init_late(void)
313 if (of_machine_is_compatible("samsung,exynos5440"))
314 /* to be supported later */
317 pm_genpd_poweroff_unused();
320 static int __init
exynos_fdt_map_chipid(unsigned long node
, const char *uname
,
321 int depth
, void *data
)
323 struct map_desc iodesc
;
327 if (!of_flat_dt_is_compatible(node
, "samsung,exynos4210-chipid") &&
328 !of_flat_dt_is_compatible(node
, "samsung,exynos5440-clock"))
331 reg
= of_get_flat_dt_prop(node
, "reg", &len
);
332 if (reg
== NULL
|| len
!= (sizeof(unsigned long) * 2))
335 iodesc
.pfn
= __phys_to_pfn(be32_to_cpu(reg
[0]));
336 iodesc
.length
= be32_to_cpu(reg
[1]) - 1;
337 iodesc
.virtual = (unsigned long)S5P_VA_CHIPID
;
338 iodesc
.type
= MT_DEVICE
;
339 iotable_init(&iodesc
, 1);
346 * register the standard cpu IO areas
349 void __init
exynos_init_io(void)
353 of_scan_flat_dt(exynos_fdt_map_chipid
, NULL
);
355 /* detect cpu id and rev. */
356 s5p_init_cpu(S5P_VA_CHIPID
);
358 s3c_init_cpu(samsung_cpu_id
, cpu_ids
, ARRAY_SIZE(cpu_ids
));
361 static void __init
exynos4_map_io(void)
363 iotable_init(exynos4_iodesc
, ARRAY_SIZE(exynos4_iodesc
));
365 if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_0
)
366 iotable_init(exynos4_iodesc0
, ARRAY_SIZE(exynos4_iodesc0
));
368 iotable_init(exynos4_iodesc1
, ARRAY_SIZE(exynos4_iodesc1
));
370 if (soc_is_exynos4210())
371 iotable_init(exynos4210_iodesc
, ARRAY_SIZE(exynos4210_iodesc
));
372 if (soc_is_exynos4212() || soc_is_exynos4412())
373 iotable_init(exynos4x12_iodesc
, ARRAY_SIZE(exynos4x12_iodesc
));
376 static void __init
exynos5_map_io(void)
378 iotable_init(exynos5_iodesc
, ARRAY_SIZE(exynos5_iodesc
));
380 if (soc_is_exynos5250())
381 iotable_init(exynos5250_iodesc
, ARRAY_SIZE(exynos5250_iodesc
));
384 struct bus_type exynos_subsys
= {
385 .name
= "exynos-core",
386 .dev_name
= "exynos-core",
389 static struct device exynos4_dev
= {
390 .bus
= &exynos_subsys
,
393 static int __init
exynos_core_init(void)
395 return subsys_system_register(&exynos_subsys
, NULL
);
397 core_initcall(exynos_core_init
);
399 static int __init
exynos4_l2x0_cache_init(void)
403 ret
= l2x0_of_init(L2_AUX_VAL
, L2_AUX_MASK
);
407 l2x0_regs_phys
= virt_to_phys(&l2x0_saved_regs
);
408 clean_dcache_area(&l2x0_regs_phys
, sizeof(unsigned long));
411 early_initcall(exynos4_l2x0_cache_init
);
413 static int __init
exynos_init(void)
415 printk(KERN_INFO
"EXYNOS: Initializing architecture\n");
417 return device_register(&exynos4_dev
);