2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
15 * Copyright SUSE Linux Products GmbH 2010
17 * Authors: Alexander Graf <agraf@suse.de>
20 /* Real mode helpers */
22 #if defined(CONFIG_PPC_BOOK3S_64)
24 #define GET_SHADOW_VCPU(reg) \
27 #elif defined(CONFIG_PPC_BOOK3S_32)
29 #define GET_SHADOW_VCPU(reg) \
31 lwz reg, (THREAD + THREAD_KVM_SVCPU)(reg); \
36 /* Disable for nested KVM */
37 #define USE_QUICK_LAST_INST
40 /* Get helper functions for subarch specific functionality */
42 #if defined(CONFIG_PPC_BOOK3S_64)
43 #include "book3s_64_slb.S"
44 #elif defined(CONFIG_PPC_BOOK3S_32)
45 #include "book3s_32_sr.S"
48 /******************************************************************************
52 *****************************************************************************/
54 .global kvmppc_handler_trampoline_enter
55 kvmppc_handler_trampoline_enter:
62 * R4 = guest shadow MSR
63 * R5 = normal host MSR
64 * R6 = current host MSR (EE, IR, DR off)
65 * LR = highmem guest exit code
66 * all other volatile GPRS = free
67 * SVCPU[CR] = guest CR
68 * SVCPU[XER] = guest XER
69 * SVCPU[CTR] = guest CTR
70 * SVCPU[LR] = guest LR
73 /* r3 = shadow vcpu */
76 /* Save guest exit handler address and MSR */
78 PPC_STL r0, HSTATE_VMHANDLER(r3)
79 PPC_STL r5, HSTATE_HOST_MSR(r3)
81 /* Save R1/R2 in the PACA (64-bit) or shadow_vcpu (32-bit) */
82 PPC_STL r1, HSTATE_HOST_R1(r3)
83 PPC_STL r2, HSTATE_HOST_R2(r3)
85 /* Activate guest mode, so faults get handled by KVM */
86 li r11, KVM_GUEST_MODE_GUEST
87 stb r11, HSTATE_IN_GUEST(r3)
89 /* Switch to guest segment. This is subarch specific. */
92 #ifdef CONFIG_PPC_BOOK3S_64
93 /* Some guests may need to have dcbz set to 32 byte length.
95 * Usually we ensure that by patching the guest's instructions
96 * to trap on dcbz and emulate it in the hypervisor.
98 * If we can, we should tell the CPU to use 32 byte dcbz though,
99 * because that's a lot faster.
101 lbz r0, HSTATE_RESTORE_HID5(r3)
106 ori r0, r0, 0x80 /* XXX HID5_dcbz32 = 0x80 */
110 #endif /* CONFIG_PPC_BOOK3S_64 */
114 PPC_LL r8, SVCPU_CTR(r3)
115 PPC_LL r9, SVCPU_LR(r3)
116 lwz r10, SVCPU_CR(r3)
117 lwz r11, SVCPU_XER(r3)
124 /* Move SRR0 and SRR1 into the respective regs */
125 PPC_LL r9, SVCPU_PC(r3)
126 /* First clear RI in our current MSR value */
130 PPC_LL r0, SVCPU_R0(r3)
131 PPC_LL r1, SVCPU_R1(r3)
132 PPC_LL r2, SVCPU_R2(r3)
133 PPC_LL r5, SVCPU_R5(r3)
134 PPC_LL r7, SVCPU_R7(r3)
135 PPC_LL r8, SVCPU_R8(r3)
136 PPC_LL r10, SVCPU_R10(r3)
137 PPC_LL r11, SVCPU_R11(r3)
138 PPC_LL r12, SVCPU_R12(r3)
139 PPC_LL r13, SVCPU_R13(r3)
145 PPC_LL r4, SVCPU_R4(r3)
146 PPC_LL r6, SVCPU_R6(r3)
147 PPC_LL r9, SVCPU_R9(r3)
148 PPC_LL r3, (SVCPU_R3)(r3)
151 kvmppc_handler_trampoline_enter_end:
155 /******************************************************************************
159 *****************************************************************************/
161 .global kvmppc_handler_trampoline_exit
162 kvmppc_handler_trampoline_exit:
164 .global kvmppc_interrupt_pr
167 /* Register usage at this point:
169 * SPRG_SCRATCH0 = guest R13
170 * R12 = exit handler id
171 * R13 = shadow vcpu (32-bit) or PACA (64-bit)
172 * HSTATE.SCRATCH0 = guest R12
173 * HSTATE.SCRATCH1 = guest CR
179 PPC_STL r0, SVCPU_R0(r13)
180 PPC_STL r1, SVCPU_R1(r13)
181 PPC_STL r2, SVCPU_R2(r13)
182 PPC_STL r3, SVCPU_R3(r13)
183 PPC_STL r4, SVCPU_R4(r13)
184 PPC_STL r5, SVCPU_R5(r13)
185 PPC_STL r6, SVCPU_R6(r13)
186 PPC_STL r7, SVCPU_R7(r13)
187 PPC_STL r8, SVCPU_R8(r13)
188 PPC_STL r9, SVCPU_R9(r13)
189 PPC_STL r10, SVCPU_R10(r13)
190 PPC_STL r11, SVCPU_R11(r13)
192 /* Restore R1/R2 so we can handle faults */
193 PPC_LL r1, HSTATE_HOST_R1(r13)
194 PPC_LL r2, HSTATE_HOST_R2(r13)
196 /* Save guest PC and MSR */
206 END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)
211 PPC_STL r3, SVCPU_PC(r13)
212 PPC_STL r4, SVCPU_SHADOW_SRR1(r13)
214 /* Get scratch'ed off registers */
216 PPC_LL r8, HSTATE_SCRATCH0(r13)
217 lwz r7, HSTATE_SCRATCH1(r13)
219 PPC_STL r9, SVCPU_R13(r13)
220 PPC_STL r8, SVCPU_R12(r13)
221 stw r7, SVCPU_CR(r13)
223 /* Save more register state */
231 stw r5, SVCPU_XER(r13)
232 PPC_STL r6, SVCPU_FAULT_DAR(r13)
233 stw r7, SVCPU_FAULT_DSISR(r13)
234 PPC_STL r8, SVCPU_CTR(r13)
235 PPC_STL r9, SVCPU_LR(r13)
238 * In order for us to easily get the last instruction,
239 * we got the #vmexit at, we exploit the fact that the
240 * virtual layout is still the same here, so we can just
241 * ld from the guest's PC address
244 /* We only load the last instruction when it's safe */
245 cmpwi r12, BOOK3S_INTERRUPT_DATA_STORAGE
247 cmpwi r12, BOOK3S_INTERRUPT_PROGRAM
249 cmpwi r12, BOOK3S_INTERRUPT_SYSCALL
250 beq ld_last_prev_inst
251 cmpwi r12, BOOK3S_INTERRUPT_ALIGNMENT
255 cmpwi r12, BOOK3S_INTERRUPT_H_EMUL_ASSIST
257 END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)
266 /* Save off the guest instruction we're at */
268 /* In case lwz faults */
269 li r0, KVM_INST_FETCH_FAILED
271 #ifdef USE_QUICK_LAST_INST
273 /* Set guest mode to 'jump over instruction' so if lwz faults
274 * we'll just continue at the next IP. */
275 li r9, KVM_GUEST_MODE_SKIP
276 stb r9, HSTATE_IN_GUEST(r13)
278 /* 1) enable paging for data */
280 ori r11, r9, MSR_DR /* Enable paging for data */
283 /* 2) fetch the instruction */
285 /* 3) disable paging again */
290 stw r0, SVCPU_LAST_INST(r13)
294 /* Unset guest mode */
295 li r9, KVM_GUEST_MODE_NONE
296 stb r9, HSTATE_IN_GUEST(r13)
298 /* Switch back to host MMU */
301 #ifdef CONFIG_PPC_BOOK3S_64
303 lbz r5, HSTATE_RESTORE_HID5(r13)
314 #endif /* CONFIG_PPC_BOOK3S_64 */
317 * For some interrupts, we need to call the real Linux
318 * handler, so it can do work for us. This has to happen
319 * as if the interrupt arrived from the kernel though,
320 * so let's fake it here where most state is restored.
322 * Having set up SRR0/1 with the address where we want
323 * to continue with relocation on (potentially in module
324 * space), we either just go straight there with rfi[d],
325 * or we jump to an interrupt handler if there is an
326 * interrupt to be handled first. In the latter case,
327 * the rfi[d] at the end of the interrupt handler will
328 * get us back to where we want to continue.
331 /* Register usage at this point:
335 * R10 = raw exit handler id
336 * R12 = exit handler id
337 * R13 = shadow vcpu (32-bit) or PACA (64-bit)
342 PPC_LL r6, HSTATE_HOST_MSR(r13)
343 PPC_LL r8, HSTATE_VMHANDLER(r13)
350 END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)
352 1: /* Restore host msr -> SRR1 */
354 /* Load highmem handler address */
357 /* RFI into the highmem handler, or jump to interrupt handler */
358 cmpwi r12, BOOK3S_INTERRUPT_EXTERNAL
359 beqa BOOK3S_INTERRUPT_EXTERNAL
360 cmpwi r12, BOOK3S_INTERRUPT_DECREMENTER
361 beqa BOOK3S_INTERRUPT_DECREMENTER
362 cmpwi r12, BOOK3S_INTERRUPT_PERFMON
363 beqa BOOK3S_INTERRUPT_PERFMON
364 cmpwi r12, BOOK3S_INTERRUPT_DOORBELL
365 beqa BOOK3S_INTERRUPT_DOORBELL
368 kvmppc_handler_trampoline_exit_end: