2 * au1550_ac97.c -- Sound driver for Alchemy Au1550 MIPS Internet Edge
5 * Copyright 2004 Embedded Edge, LLC
8 * Mostly copied from the au1000.c driver and some from the
9 * PowerMac dbdma driver.
10 * We assume the processor can do memory coherent DMA.
12 * Ported to 2.6 by Matt Porter <mporter@kernel.crashing.org>
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of the GNU General Public License as published by the
16 * Free Software Foundation; either version 2 of the License, or (at your
17 * option) any later version.
19 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
20 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
21 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
22 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
23 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
24 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
25 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
26 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
27 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
28 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 * You should have received a copy of the GNU General Public License along
31 * with this program; if not, write to the Free Software Foundation, Inc.,
32 * 675 Mass Ave, Cambridge, MA 02139, USA.
38 #include <linux/version.h>
39 #include <linux/module.h>
40 #include <linux/string.h>
41 #include <linux/ioport.h>
42 #include <linux/sched.h>
43 #include <linux/delay.h>
44 #include <linux/sound.h>
45 #include <linux/slab.h>
46 #include <linux/soundcard.h>
47 #include <linux/init.h>
48 #include <linux/interrupt.h>
49 #include <linux/kernel.h>
50 #include <linux/poll.h>
51 #include <linux/pci.h>
52 #include <linux/bitops.h>
53 #include <linux/spinlock.h>
54 #include <linux/smp_lock.h>
55 #include <linux/ac97_codec.h>
57 #include <asm/uaccess.h>
58 #include <asm/hardirq.h>
59 #include <asm/mach-au1x00/au1000.h>
60 #include <asm/mach-au1x00/au1xxx_psc.h>
61 #include <asm/mach-au1x00/au1xxx_dbdma.h>
63 #undef OSS_DOCUMENTED_MIXER_SEMANTICS
66 #define POLL_COUNT 0x50000
67 #define AC97_EXT_DACS (AC97_EXTID_SDAC | AC97_EXTID_CDAC | AC97_EXTID_LDAC)
69 /* The number of DBDMA ring descriptors to allocate. No sense making
70 * this too large....if you can't keep up with a few you aren't likely
71 * to be able to with lots of them, either.
73 #define NUM_DBDMA_DESCRIPTORS 4
75 #define err(format, arg...) printk(KERN_ERR format "\n" , ## arg)
78 * 0 = no VRA, 1 = use VRA if codec supports it
81 MODULE_PARM(vra
, "i");
82 MODULE_PARM_DESC(vra
, "if 1 use VRA if codec supports it");
84 static struct au1550_state
{
88 struct ac97_codec
*codec
;
89 unsigned codec_base_caps
; /* AC'97 reg 00h, "Reset Register" */
90 unsigned codec_ext_caps
; /* AC'97 reg 28h, "Extended Audio ID" */
91 int no_vra
; /* do not use VRA */
94 struct semaphore open_sem
;
97 wait_queue_head_t open_wait
;
101 unsigned sample_rate
;
103 unsigned sample_size
;
105 int dma_bytes_per_sample
;
106 int user_bytes_per_sample
;
116 unsigned total_bytes
;
118 wait_queue_head_t wait
;
120 /* redundant, but makes calculations easier */
122 unsigned dma_fragsize
;
130 unsigned ossfragshift
;
132 unsigned subdivision
;
163 au1550_delay(int msec
)
171 tmo
= jiffies
+ (msec
* HZ
) / 1000;
173 tmo2
= tmo
- jiffies
;
176 schedule_timeout(tmo2
);
181 rdcodec(struct ac97_codec
*codec
, u8 addr
)
183 struct au1550_state
*s
= (struct au1550_state
*)codec
->private_data
;
189 spin_lock_irqsave(&s
->lock
, flags
);
191 for (i
= 0; i
< POLL_COUNT
; i
++) {
192 val
= au_readl(PSC_AC97STAT
);
194 if (!(val
& PSC_AC97STAT_CP
))
198 err("rdcodec: codec cmd pending expired!");
200 cmd
= (u32
)PSC_AC97CDC_INDX(addr
);
201 cmd
|= PSC_AC97CDC_RD
; /* read command */
202 au_writel(cmd
, PSC_AC97CDC
);
205 /* now wait for the data
207 for (i
= 0; i
< POLL_COUNT
; i
++) {
208 val
= au_readl(PSC_AC97STAT
);
210 if (!(val
& PSC_AC97STAT_CP
))
213 if (i
== POLL_COUNT
) {
214 err("rdcodec: read poll expired!");
218 /* wait for command done?
220 for (i
= 0; i
< POLL_COUNT
; i
++) {
221 val
= au_readl(PSC_AC97EVNT
);
223 if (val
& PSC_AC97EVNT_CD
)
226 if (i
== POLL_COUNT
) {
227 err("rdcodec: read cmdwait expired!");
231 data
= au_readl(PSC_AC97CDC
) & 0xffff;
234 /* Clear command done event.
236 au_writel(PSC_AC97EVNT_CD
, PSC_AC97EVNT
);
239 spin_unlock_irqrestore(&s
->lock
, flags
);
246 wrcodec(struct ac97_codec
*codec
, u8 addr
, u16 data
)
248 struct au1550_state
*s
= (struct au1550_state
*)codec
->private_data
;
253 spin_lock_irqsave(&s
->lock
, flags
);
255 for (i
= 0; i
< POLL_COUNT
; i
++) {
256 val
= au_readl(PSC_AC97STAT
);
258 if (!(val
& PSC_AC97STAT_CP
))
262 err("wrcodec: codec cmd pending expired!");
264 cmd
= (u32
)PSC_AC97CDC_INDX(addr
);
266 au_writel(cmd
, PSC_AC97CDC
);
269 for (i
= 0; i
< POLL_COUNT
; i
++) {
270 val
= au_readl(PSC_AC97STAT
);
272 if (!(val
& PSC_AC97STAT_CP
))
276 err("wrcodec: codec cmd pending expired!");
278 for (i
= 0; i
< POLL_COUNT
; i
++) {
279 val
= au_readl(PSC_AC97EVNT
);
281 if (val
& PSC_AC97EVNT_CD
)
285 err("wrcodec: read cmdwait expired!");
287 /* Clear command done event.
289 au_writel(PSC_AC97EVNT_CD
, PSC_AC97EVNT
);
292 spin_unlock_irqrestore(&s
->lock
, flags
);
296 waitcodec(struct ac97_codec
*codec
)
302 /* codec_wait is used to wait for a ready state after
307 /* first poll the CODEC_READY tag bit
309 for (i
= 0; i
< POLL_COUNT
; i
++) {
310 val
= au_readl(PSC_AC97STAT
);
312 if (val
& PSC_AC97STAT_CR
)
315 if (i
== POLL_COUNT
) {
316 err("waitcodec: CODEC_READY poll expired!");
320 /* get AC'97 powerdown control/status register
322 temp
= rdcodec(codec
, AC97_POWER_CONTROL
);
324 /* If anything is powered down, power'em up
329 wrcodec(codec
, AC97_POWER_CONTROL
, 0);
334 temp
= rdcodec(codec
, AC97_POWER_CONTROL
);
337 /* Check if Codec REF,ANL,DAC,ADC ready
339 if ((temp
& 0x7f0f) != 0x000f)
340 err("codec reg 26 status (0x%x) not ready!!", temp
);
343 /* stop the ADC before calling */
345 set_adc_rate(struct au1550_state
*s
, unsigned rate
)
347 struct dmabuf
*adc
= &s
->dma_adc
;
348 struct dmabuf
*dac
= &s
->dma_dac
;
349 unsigned adc_rate
, dac_rate
;
355 adc
->src_factor
= ((96000 / rate
) + 1) >> 1;
356 adc
->sample_rate
= 48000 / adc
->src_factor
;
362 ac97_extstat
= rdcodec(s
->codec
, AC97_EXTENDED_STATUS
);
364 rate
= rate
> 48000 ? 48000 : rate
;
368 wrcodec(s
->codec
, AC97_EXTENDED_STATUS
,
369 ac97_extstat
| AC97_EXTSTAT_VRA
);
371 /* now write the sample rate
373 wrcodec(s
->codec
, AC97_PCM_LR_ADC_RATE
, (u16
) rate
);
375 /* read it back for actual supported rate
377 adc_rate
= rdcodec(s
->codec
, AC97_PCM_LR_ADC_RATE
);
379 pr_debug("set_adc_rate: set to %d Hz\n", adc_rate
);
381 /* some codec's don't allow unequal DAC and ADC rates, in which case
382 * writing one rate reg actually changes both.
384 dac_rate
= rdcodec(s
->codec
, AC97_PCM_FRONT_DAC_RATE
);
385 if (dac
->num_channels
> 2)
386 wrcodec(s
->codec
, AC97_PCM_SURR_DAC_RATE
, dac_rate
);
387 if (dac
->num_channels
> 4)
388 wrcodec(s
->codec
, AC97_PCM_LFE_DAC_RATE
, dac_rate
);
390 adc
->sample_rate
= adc_rate
;
391 dac
->sample_rate
= dac_rate
;
394 /* stop the DAC before calling */
396 set_dac_rate(struct au1550_state
*s
, unsigned rate
)
398 struct dmabuf
*dac
= &s
->dma_dac
;
399 struct dmabuf
*adc
= &s
->dma_adc
;
400 unsigned adc_rate
, dac_rate
;
406 dac
->src_factor
= ((96000 / rate
) + 1) >> 1;
407 dac
->sample_rate
= 48000 / dac
->src_factor
;
413 ac97_extstat
= rdcodec(s
->codec
, AC97_EXTENDED_STATUS
);
415 rate
= rate
> 48000 ? 48000 : rate
;
419 wrcodec(s
->codec
, AC97_EXTENDED_STATUS
,
420 ac97_extstat
| AC97_EXTSTAT_VRA
);
422 /* now write the sample rate
424 wrcodec(s
->codec
, AC97_PCM_FRONT_DAC_RATE
, (u16
) rate
);
426 /* I don't support different sample rates for multichannel,
427 * so make these channels the same.
429 if (dac
->num_channels
> 2)
430 wrcodec(s
->codec
, AC97_PCM_SURR_DAC_RATE
, (u16
) rate
);
431 if (dac
->num_channels
> 4)
432 wrcodec(s
->codec
, AC97_PCM_LFE_DAC_RATE
, (u16
) rate
);
433 /* read it back for actual supported rate
435 dac_rate
= rdcodec(s
->codec
, AC97_PCM_FRONT_DAC_RATE
);
437 pr_debug("set_dac_rate: set to %d Hz\n", dac_rate
);
439 /* some codec's don't allow unequal DAC and ADC rates, in which case
440 * writing one rate reg actually changes both.
442 adc_rate
= rdcodec(s
->codec
, AC97_PCM_LR_ADC_RATE
);
444 dac
->sample_rate
= dac_rate
;
445 adc
->sample_rate
= adc_rate
;
449 stop_dac(struct au1550_state
*s
)
451 struct dmabuf
*db
= &s
->dma_dac
;
458 spin_lock_irqsave(&s
->lock
, flags
);
460 au_writel(PSC_AC97PCR_TP
, PSC_AC97PCR
);
463 /* Wait for Transmit Busy to show disabled.
466 stat
= readl((void *)PSC_AC97STAT
);
468 } while ((stat
& PSC_AC97STAT_TB
) != 0);
470 au1xxx_dbdma_reset(db
->dmanr
);
474 spin_unlock_irqrestore(&s
->lock
, flags
);
478 stop_adc(struct au1550_state
*s
)
480 struct dmabuf
*db
= &s
->dma_adc
;
487 spin_lock_irqsave(&s
->lock
, flags
);
489 au_writel(PSC_AC97PCR_RP
, PSC_AC97PCR
);
492 /* Wait for Receive Busy to show disabled.
495 stat
= readl((void *)PSC_AC97STAT
);
497 } while ((stat
& PSC_AC97STAT_RB
) != 0);
499 au1xxx_dbdma_reset(db
->dmanr
);
503 spin_unlock_irqrestore(&s
->lock
, flags
);
508 set_xmit_slots(int num_channels
)
510 u32 ac97_config
, stat
;
512 ac97_config
= au_readl(PSC_AC97CFG
);
514 ac97_config
&= ~(PSC_AC97CFG_TXSLOT_MASK
| PSC_AC97CFG_DE_ENABLE
);
515 au_writel(ac97_config
, PSC_AC97CFG
);
518 switch (num_channels
) {
519 case 6: /* stereo with surround and center/LFE,
522 ac97_config
|= PSC_AC97CFG_TXSLOT_ENA(6);
523 ac97_config
|= PSC_AC97CFG_TXSLOT_ENA(9);
525 case 4: /* stereo with surround, slots 3,4,7,8 */
526 ac97_config
|= PSC_AC97CFG_TXSLOT_ENA(7);
527 ac97_config
|= PSC_AC97CFG_TXSLOT_ENA(8);
529 case 2: /* stereo, slots 3,4 */
531 ac97_config
|= PSC_AC97CFG_TXSLOT_ENA(3);
532 ac97_config
|= PSC_AC97CFG_TXSLOT_ENA(4);
535 au_writel(ac97_config
, PSC_AC97CFG
);
538 ac97_config
|= PSC_AC97CFG_DE_ENABLE
;
539 au_writel(ac97_config
, PSC_AC97CFG
);
542 /* Wait for Device ready.
545 stat
= readl((void *)PSC_AC97STAT
);
547 } while ((stat
& PSC_AC97STAT_DR
) == 0);
551 set_recv_slots(int num_channels
)
553 u32 ac97_config
, stat
;
555 ac97_config
= au_readl(PSC_AC97CFG
);
557 ac97_config
&= ~(PSC_AC97CFG_RXSLOT_MASK
| PSC_AC97CFG_DE_ENABLE
);
558 au_writel(ac97_config
, PSC_AC97CFG
);
561 /* Always enable slots 3 and 4 (stereo). Slot 6 is
562 * optional Mic ADC, which we don't support yet.
564 ac97_config
|= PSC_AC97CFG_RXSLOT_ENA(3);
565 ac97_config
|= PSC_AC97CFG_RXSLOT_ENA(4);
567 au_writel(ac97_config
, PSC_AC97CFG
);
570 ac97_config
|= PSC_AC97CFG_DE_ENABLE
;
571 au_writel(ac97_config
, PSC_AC97CFG
);
574 /* Wait for Device ready.
577 stat
= readl((void *)PSC_AC97STAT
);
579 } while ((stat
& PSC_AC97STAT_DR
) == 0);
583 start_dac(struct au1550_state
*s
)
585 struct dmabuf
*db
= &s
->dma_dac
;
591 spin_lock_irqsave(&s
->lock
, flags
);
593 set_xmit_slots(db
->num_channels
);
594 au_writel(PSC_AC97PCR_TC
, PSC_AC97PCR
);
596 au_writel(PSC_AC97PCR_TS
, PSC_AC97PCR
);
599 au1xxx_dbdma_start(db
->dmanr
);
603 spin_unlock_irqrestore(&s
->lock
, flags
);
607 start_adc(struct au1550_state
*s
)
609 struct dmabuf
*db
= &s
->dma_adc
;
615 /* Put two buffers on the ring to get things started.
617 for (i
=0; i
<2; i
++) {
618 au1xxx_dbdma_put_dest(db
->dmanr
, db
->nextIn
, db
->dma_fragsize
);
620 db
->nextIn
+= db
->dma_fragsize
;
621 if (db
->nextIn
>= db
->rawbuf
+ db
->dmasize
)
622 db
->nextIn
-= db
->dmasize
;
625 set_recv_slots(db
->num_channels
);
626 au1xxx_dbdma_start(db
->dmanr
);
627 au_writel(PSC_AC97PCR_RC
, PSC_AC97PCR
);
629 au_writel(PSC_AC97PCR_RS
, PSC_AC97PCR
);
636 prog_dmabuf(struct au1550_state
*s
, struct dmabuf
*db
)
638 unsigned user_bytes_per_sec
;
640 unsigned rate
= db
->sample_rate
;
643 db
->ready
= db
->mapped
= 0;
644 db
->buforder
= 5; /* 32 * PAGE_SIZE */
645 db
->rawbuf
= kmalloc((PAGE_SIZE
<< db
->buforder
), GFP_KERNEL
);
651 if (db
->sample_size
== 8)
653 if (db
->num_channels
== 1)
655 db
->cnt_factor
*= db
->src_factor
;
659 db
->nextIn
= db
->nextOut
= db
->rawbuf
;
661 db
->user_bytes_per_sample
= (db
->sample_size
>>3) * db
->num_channels
;
662 db
->dma_bytes_per_sample
= 2 * ((db
->num_channels
== 1) ?
663 2 : db
->num_channels
);
665 user_bytes_per_sec
= rate
* db
->user_bytes_per_sample
;
666 bufs
= PAGE_SIZE
<< db
->buforder
;
667 if (db
->ossfragshift
) {
668 if ((1000 << db
->ossfragshift
) < user_bytes_per_sec
)
669 db
->fragshift
= ld2(user_bytes_per_sec
/1000);
671 db
->fragshift
= db
->ossfragshift
;
673 db
->fragshift
= ld2(user_bytes_per_sec
/ 100 /
674 (db
->subdivision
? db
->subdivision
: 1));
675 if (db
->fragshift
< 3)
679 db
->fragsize
= 1 << db
->fragshift
;
680 db
->dma_fragsize
= db
->fragsize
* db
->cnt_factor
;
681 db
->numfrag
= bufs
/ db
->dma_fragsize
;
683 while (db
->numfrag
< 4 && db
->fragshift
> 3) {
685 db
->fragsize
= 1 << db
->fragshift
;
686 db
->dma_fragsize
= db
->fragsize
* db
->cnt_factor
;
687 db
->numfrag
= bufs
/ db
->dma_fragsize
;
690 if (db
->ossmaxfrags
>= 4 && db
->ossmaxfrags
< db
->numfrag
)
691 db
->numfrag
= db
->ossmaxfrags
;
693 db
->dmasize
= db
->dma_fragsize
* db
->numfrag
;
694 memset(db
->rawbuf
, 0, bufs
);
696 pr_debug("prog_dmabuf: rate=%d, samplesize=%d, channels=%d\n",
697 rate
, db
->sample_size
, db
->num_channels
);
698 pr_debug("prog_dmabuf: fragsize=%d, cnt_factor=%d, dma_fragsize=%d\n",
699 db
->fragsize
, db
->cnt_factor
, db
->dma_fragsize
);
700 pr_debug("prog_dmabuf: numfrag=%d, dmasize=%d\n", db
->numfrag
, db
->dmasize
);
707 prog_dmabuf_adc(struct au1550_state
*s
)
710 return prog_dmabuf(s
, &s
->dma_adc
);
715 prog_dmabuf_dac(struct au1550_state
*s
)
718 return prog_dmabuf(s
, &s
->dma_dac
);
722 /* hold spinlock for the following */
724 dac_dma_interrupt(int irq
, void *dev_id
, struct pt_regs
*regs
)
726 struct au1550_state
*s
= (struct au1550_state
*) dev_id
;
727 struct dmabuf
*db
= &s
->dma_dac
;
730 ac97c_stat
= au_readl(PSC_AC97STAT
);
731 if (ac97c_stat
& (AC97C_XU
| AC97C_XO
| AC97C_TE
))
732 pr_debug("AC97C status = 0x%08x\n", ac97c_stat
);
735 if (db
->count
>= db
->fragsize
) {
736 if (au1xxx_dbdma_put_source(db
->dmanr
, db
->nextOut
,
737 db
->fragsize
) == 0) {
738 err("qcount < 2 and no ring room!");
740 db
->nextOut
+= db
->fragsize
;
741 if (db
->nextOut
>= db
->rawbuf
+ db
->dmasize
)
742 db
->nextOut
-= db
->dmasize
;
743 db
->count
-= db
->fragsize
;
744 db
->total_bytes
+= db
->dma_fragsize
;
748 /* wake up anybody listening */
749 if (waitqueue_active(&db
->wait
))
755 adc_dma_interrupt(int irq
, void *dev_id
, struct pt_regs
*regs
)
757 struct au1550_state
*s
= (struct au1550_state
*)dev_id
;
758 struct dmabuf
*dp
= &s
->dma_adc
;
762 /* Pull the buffer from the dma queue.
764 au1xxx_dbdma_get_dest(dp
->dmanr
, (void *)(&obuf
), &obytes
);
766 if ((dp
->count
+ obytes
) > dp
->dmasize
) {
767 /* Overrun. Stop ADC and log the error
775 /* Put a new empty buffer on the destination DMA.
777 au1xxx_dbdma_put_dest(dp
->dmanr
, dp
->nextIn
, dp
->dma_fragsize
);
779 dp
->nextIn
+= dp
->dma_fragsize
;
780 if (dp
->nextIn
>= dp
->rawbuf
+ dp
->dmasize
)
781 dp
->nextIn
-= dp
->dmasize
;
784 dp
->total_bytes
+= obytes
;
786 /* wake up anybody listening
788 if (waitqueue_active(&dp
->wait
))
794 au1550_llseek(struct file
*file
, loff_t offset
, int origin
)
801 au1550_open_mixdev(struct inode
*inode
, struct file
*file
)
803 file
->private_data
= &au1550_state
;
808 au1550_release_mixdev(struct inode
*inode
, struct file
*file
)
814 mixdev_ioctl(struct ac97_codec
*codec
, unsigned int cmd
,
817 return codec
->mixer_ioctl(codec
, cmd
, arg
);
821 au1550_ioctl_mixdev(struct inode
*inode
, struct file
*file
,
822 unsigned int cmd
, unsigned long arg
)
824 struct au1550_state
*s
= (struct au1550_state
*)file
->private_data
;
825 struct ac97_codec
*codec
= s
->codec
;
827 return mixdev_ioctl(codec
, cmd
, arg
);
830 static /*const */ struct file_operations au1550_mixer_fops
= {
832 llseek
:au1550_llseek
,
833 ioctl
:au1550_ioctl_mixdev
,
834 open
:au1550_open_mixdev
,
835 release
:au1550_release_mixdev
,
839 drain_dac(struct au1550_state
*s
, int nonblock
)
844 if (s
->dma_dac
.mapped
|| !s
->dma_dac
.ready
|| s
->dma_dac
.stopped
)
848 spin_lock_irqsave(&s
->lock
, flags
);
849 count
= s
->dma_dac
.count
;
850 spin_unlock_irqrestore(&s
->lock
, flags
);
851 if (count
<= s
->dma_dac
.fragsize
)
853 if (signal_pending(current
))
857 tmo
= 1000 * count
/ (s
->no_vra
?
858 48000 : s
->dma_dac
.sample_rate
);
859 tmo
/= s
->dma_dac
.dma_bytes_per_sample
;
862 if (signal_pending(current
))
867 static inline u8
S16_TO_U8(s16 ch
)
869 return (u8
) (ch
>> 8) + 0x80;
871 static inline s16
U8_TO_S16(u8 ch
)
873 return (s16
) (ch
- 0x80) << 8;
877 * Translates user samples to dma buffer suitable for AC'97 DAC data:
878 * If mono, copy left channel to right channel in dma buffer.
879 * If 8 bit samples, cvt to 16-bit before writing to dma buffer.
880 * If interpolating (no VRA), duplicate every audio frame src_factor times.
883 translate_from_user(struct dmabuf
*db
, char* dmabuf
, char* userbuf
,
887 int interp_bytes_per_sample
;
889 int mono
= (db
->num_channels
== 1);
891 s16 ch
, dmasample
[6];
893 if (db
->sample_size
== 16 && !mono
&& db
->src_factor
== 1) {
894 /* no translation necessary, just copy
896 if (copy_from_user(dmabuf
, userbuf
, dmacount
))
901 interp_bytes_per_sample
= db
->dma_bytes_per_sample
* db
->src_factor
;
902 num_samples
= dmacount
/ interp_bytes_per_sample
;
904 for (sample
= 0; sample
< num_samples
; sample
++) {
905 if (copy_from_user(usersample
, userbuf
,
906 db
->user_bytes_per_sample
)) {
910 for (i
= 0; i
< db
->num_channels
; i
++) {
911 if (db
->sample_size
== 8)
912 ch
= U8_TO_S16(usersample
[i
]);
914 ch
= *((s16
*) (&usersample
[i
* 2]));
917 dmasample
[i
+ 1] = ch
; /* right channel */
920 /* duplicate every audio frame src_factor times
922 for (i
= 0; i
< db
->src_factor
; i
++)
923 memcpy(dmabuf
, dmasample
, db
->dma_bytes_per_sample
);
925 userbuf
+= db
->user_bytes_per_sample
;
926 dmabuf
+= interp_bytes_per_sample
;
929 return num_samples
* interp_bytes_per_sample
;
933 * Translates AC'97 ADC samples to user buffer:
934 * If mono, send only left channel to user buffer.
935 * If 8 bit samples, cvt from 16 to 8 bit before writing to user buffer.
936 * If decimating (no VRA), skip over src_factor audio frames.
939 translate_to_user(struct dmabuf
*db
, char* userbuf
, char* dmabuf
,
943 int interp_bytes_per_sample
;
945 int mono
= (db
->num_channels
== 1);
948 if (db
->sample_size
== 16 && !mono
&& db
->src_factor
== 1) {
949 /* no translation necessary, just copy
951 if (copy_to_user(userbuf
, dmabuf
, dmacount
))
956 interp_bytes_per_sample
= db
->dma_bytes_per_sample
* db
->src_factor
;
957 num_samples
= dmacount
/ interp_bytes_per_sample
;
959 for (sample
= 0; sample
< num_samples
; sample
++) {
960 for (i
= 0; i
< db
->num_channels
; i
++) {
961 if (db
->sample_size
== 8)
963 S16_TO_U8(*((s16
*) (&dmabuf
[i
* 2])));
965 *((s16
*) (&usersample
[i
* 2])) =
966 *((s16
*) (&dmabuf
[i
* 2]));
969 if (copy_to_user(userbuf
, usersample
,
970 db
->user_bytes_per_sample
)) {
974 userbuf
+= db
->user_bytes_per_sample
;
975 dmabuf
+= interp_bytes_per_sample
;
978 return num_samples
* interp_bytes_per_sample
;
982 * Copy audio data to/from user buffer from/to dma buffer, taking care
983 * that we wrap when reading/writing the dma buffer. Returns actual byte
984 * count written to or read from the dma buffer.
987 copy_dmabuf_user(struct dmabuf
*db
, char* userbuf
, int count
, int to_user
)
989 char *bufptr
= to_user
? db
->nextOut
: db
->nextIn
;
990 char *bufend
= db
->rawbuf
+ db
->dmasize
;
993 if (bufptr
+ count
> bufend
) {
994 int partial
= (int) (bufend
- bufptr
);
996 if ((cnt
= translate_to_user(db
, userbuf
,
997 bufptr
, partial
)) < 0)
1000 if ((cnt
= translate_to_user(db
, userbuf
+ partial
,
1002 count
- partial
)) < 0)
1006 if ((cnt
= translate_from_user(db
, bufptr
, userbuf
,
1010 if ((cnt
= translate_from_user(db
, db
->rawbuf
,
1012 count
- partial
)) < 0)
1018 ret
= translate_to_user(db
, userbuf
, bufptr
, count
);
1020 ret
= translate_from_user(db
, bufptr
, userbuf
, count
);
1028 au1550_read(struct file
*file
, char *buffer
, size_t count
, loff_t
*ppos
)
1030 struct au1550_state
*s
= (struct au1550_state
*)file
->private_data
;
1031 struct dmabuf
*db
= &s
->dma_adc
;
1032 DECLARE_WAITQUEUE(wait
, current
);
1034 unsigned long flags
;
1035 int cnt
, usercnt
, avail
;
1039 if (!access_ok(VERIFY_WRITE
, buffer
, count
))
1043 count
*= db
->cnt_factor
;
1046 add_wait_queue(&db
->wait
, &wait
);
1049 /* wait for samples in ADC dma buffer
1054 spin_lock_irqsave(&s
->lock
, flags
);
1057 __set_current_state(TASK_INTERRUPTIBLE
);
1058 spin_unlock_irqrestore(&s
->lock
, flags
);
1060 if (file
->f_flags
& O_NONBLOCK
) {
1067 if (signal_pending(current
)) {
1074 } while (avail
<= 0);
1076 /* copy from nextOut to user
1078 if ((cnt
= copy_dmabuf_user(db
, buffer
,
1080 avail
: count
, 1)) < 0) {
1086 spin_lock_irqsave(&s
->lock
, flags
);
1089 if (db
->nextOut
>= db
->rawbuf
+ db
->dmasize
)
1090 db
->nextOut
-= db
->dmasize
;
1091 spin_unlock_irqrestore(&s
->lock
, flags
);
1094 usercnt
= cnt
/ db
->cnt_factor
;
1097 } /* while (count > 0) */
1102 remove_wait_queue(&db
->wait
, &wait
);
1103 set_current_state(TASK_RUNNING
);
1108 au1550_write(struct file
*file
, const char *buffer
, size_t count
, loff_t
* ppos
)
1110 struct au1550_state
*s
= (struct au1550_state
*)file
->private_data
;
1111 struct dmabuf
*db
= &s
->dma_dac
;
1112 DECLARE_WAITQUEUE(wait
, current
);
1114 unsigned long flags
;
1115 int cnt
, usercnt
, avail
;
1117 pr_debug("write: count=%d\n", count
);
1121 if (!access_ok(VERIFY_READ
, buffer
, count
))
1124 count
*= db
->cnt_factor
;
1127 add_wait_queue(&db
->wait
, &wait
);
1130 /* wait for space in playback buffer
1133 spin_lock_irqsave(&s
->lock
, flags
);
1134 avail
= (int) db
->dmasize
- db
->count
;
1136 __set_current_state(TASK_INTERRUPTIBLE
);
1137 spin_unlock_irqrestore(&s
->lock
, flags
);
1139 if (file
->f_flags
& O_NONBLOCK
) {
1146 if (signal_pending(current
)) {
1153 } while (avail
<= 0);
1155 /* copy from user to nextIn
1157 if ((cnt
= copy_dmabuf_user(db
, (char *) buffer
,
1159 avail
: count
, 0)) < 0) {
1165 spin_lock_irqsave(&s
->lock
, flags
);
1168 if (db
->nextIn
>= db
->rawbuf
+ db
->dmasize
)
1169 db
->nextIn
-= db
->dmasize
;
1171 /* If the data is available, we want to keep two buffers
1172 * on the dma queue. If the queue count reaches zero,
1173 * we know the dma has stopped.
1175 while ((db
->dma_qcount
< 2) && (db
->count
>= db
->fragsize
)) {
1176 if (au1xxx_dbdma_put_source(db
->dmanr
, db
->nextOut
,
1177 db
->fragsize
) == 0) {
1178 err("qcount < 2 and no ring room!");
1180 db
->nextOut
+= db
->fragsize
;
1181 if (db
->nextOut
>= db
->rawbuf
+ db
->dmasize
)
1182 db
->nextOut
-= db
->dmasize
;
1183 db
->total_bytes
+= db
->dma_fragsize
;
1184 if (db
->dma_qcount
== 0)
1188 spin_unlock_irqrestore(&s
->lock
, flags
);
1191 usercnt
= cnt
/ db
->cnt_factor
;
1194 } /* while (count > 0) */
1199 remove_wait_queue(&db
->wait
, &wait
);
1200 set_current_state(TASK_RUNNING
);
1205 /* No kernel lock - we have our own spinlock */
1207 au1550_poll(struct file
*file
, struct poll_table_struct
*wait
)
1209 struct au1550_state
*s
= (struct au1550_state
*)file
->private_data
;
1210 unsigned long flags
;
1211 unsigned int mask
= 0;
1213 if (file
->f_mode
& FMODE_WRITE
) {
1214 if (!s
->dma_dac
.ready
)
1216 poll_wait(file
, &s
->dma_dac
.wait
, wait
);
1218 if (file
->f_mode
& FMODE_READ
) {
1219 if (!s
->dma_adc
.ready
)
1221 poll_wait(file
, &s
->dma_adc
.wait
, wait
);
1224 spin_lock_irqsave(&s
->lock
, flags
);
1226 if (file
->f_mode
& FMODE_READ
) {
1227 if (s
->dma_adc
.count
>= (signed)s
->dma_adc
.dma_fragsize
)
1228 mask
|= POLLIN
| POLLRDNORM
;
1230 if (file
->f_mode
& FMODE_WRITE
) {
1231 if (s
->dma_dac
.mapped
) {
1232 if (s
->dma_dac
.count
>=
1233 (signed)s
->dma_dac
.dma_fragsize
)
1234 mask
|= POLLOUT
| POLLWRNORM
;
1236 if ((signed) s
->dma_dac
.dmasize
>=
1237 s
->dma_dac
.count
+ (signed)s
->dma_dac
.dma_fragsize
)
1238 mask
|= POLLOUT
| POLLWRNORM
;
1241 spin_unlock_irqrestore(&s
->lock
, flags
);
1246 au1550_mmap(struct file
*file
, struct vm_area_struct
*vma
)
1248 struct au1550_state
*s
= (struct au1550_state
*)file
->private_data
;
1255 if (vma
->vm_flags
& VM_WRITE
)
1257 else if (vma
->vm_flags
& VM_READ
)
1263 if (vma
->vm_pgoff
!= 0) {
1267 size
= vma
->vm_end
- vma
->vm_start
;
1268 if (size
> (PAGE_SIZE
<< db
->buforder
)) {
1272 if (remap_pfn_range(vma
, vma
->vm_start
, page_to_pfn(virt_to_page(db
->rawbuf
)),
1273 size
, vma
->vm_page_prot
)) {
1277 vma
->vm_flags
&= ~VM_IO
;
1286 static struct ioctl_str_t
{
1290 {SNDCTL_DSP_RESET
, "SNDCTL_DSP_RESET"},
1291 {SNDCTL_DSP_SYNC
, "SNDCTL_DSP_SYNC"},
1292 {SNDCTL_DSP_SPEED
, "SNDCTL_DSP_SPEED"},
1293 {SNDCTL_DSP_STEREO
, "SNDCTL_DSP_STEREO"},
1294 {SNDCTL_DSP_GETBLKSIZE
, "SNDCTL_DSP_GETBLKSIZE"},
1295 {SNDCTL_DSP_SAMPLESIZE
, "SNDCTL_DSP_SAMPLESIZE"},
1296 {SNDCTL_DSP_CHANNELS
, "SNDCTL_DSP_CHANNELS"},
1297 {SOUND_PCM_WRITE_CHANNELS
, "SOUND_PCM_WRITE_CHANNELS"},
1298 {SOUND_PCM_WRITE_FILTER
, "SOUND_PCM_WRITE_FILTER"},
1299 {SNDCTL_DSP_POST
, "SNDCTL_DSP_POST"},
1300 {SNDCTL_DSP_SUBDIVIDE
, "SNDCTL_DSP_SUBDIVIDE"},
1301 {SNDCTL_DSP_SETFRAGMENT
, "SNDCTL_DSP_SETFRAGMENT"},
1302 {SNDCTL_DSP_GETFMTS
, "SNDCTL_DSP_GETFMTS"},
1303 {SNDCTL_DSP_SETFMT
, "SNDCTL_DSP_SETFMT"},
1304 {SNDCTL_DSP_GETOSPACE
, "SNDCTL_DSP_GETOSPACE"},
1305 {SNDCTL_DSP_GETISPACE
, "SNDCTL_DSP_GETISPACE"},
1306 {SNDCTL_DSP_NONBLOCK
, "SNDCTL_DSP_NONBLOCK"},
1307 {SNDCTL_DSP_GETCAPS
, "SNDCTL_DSP_GETCAPS"},
1308 {SNDCTL_DSP_GETTRIGGER
, "SNDCTL_DSP_GETTRIGGER"},
1309 {SNDCTL_DSP_SETTRIGGER
, "SNDCTL_DSP_SETTRIGGER"},
1310 {SNDCTL_DSP_GETIPTR
, "SNDCTL_DSP_GETIPTR"},
1311 {SNDCTL_DSP_GETOPTR
, "SNDCTL_DSP_GETOPTR"},
1312 {SNDCTL_DSP_MAPINBUF
, "SNDCTL_DSP_MAPINBUF"},
1313 {SNDCTL_DSP_MAPOUTBUF
, "SNDCTL_DSP_MAPOUTBUF"},
1314 {SNDCTL_DSP_SETSYNCRO
, "SNDCTL_DSP_SETSYNCRO"},
1315 {SNDCTL_DSP_SETDUPLEX
, "SNDCTL_DSP_SETDUPLEX"},
1316 {SNDCTL_DSP_GETODELAY
, "SNDCTL_DSP_GETODELAY"},
1317 {SNDCTL_DSP_GETCHANNELMASK
, "SNDCTL_DSP_GETCHANNELMASK"},
1318 {SNDCTL_DSP_BIND_CHANNEL
, "SNDCTL_DSP_BIND_CHANNEL"},
1319 {OSS_GETVERSION
, "OSS_GETVERSION"},
1320 {SOUND_PCM_READ_RATE
, "SOUND_PCM_READ_RATE"},
1321 {SOUND_PCM_READ_CHANNELS
, "SOUND_PCM_READ_CHANNELS"},
1322 {SOUND_PCM_READ_BITS
, "SOUND_PCM_READ_BITS"},
1323 {SOUND_PCM_READ_FILTER
, "SOUND_PCM_READ_FILTER"}
1328 dma_count_done(struct dmabuf
*db
)
1333 return db
->dma_fragsize
- au1xxx_get_dma_residue(db
->dmanr
);
1338 au1550_ioctl(struct inode
*inode
, struct file
*file
, unsigned int cmd
,
1341 struct au1550_state
*s
= (struct au1550_state
*)file
->private_data
;
1342 unsigned long flags
;
1343 audio_buf_info abinfo
;
1346 int val
, mapped
, ret
, diff
;
1348 mapped
= ((file
->f_mode
& FMODE_WRITE
) && s
->dma_dac
.mapped
) ||
1349 ((file
->f_mode
& FMODE_READ
) && s
->dma_adc
.mapped
);
1352 for (count
=0; count
<sizeof(ioctl_str
)/sizeof(ioctl_str
[0]); count
++) {
1353 if (ioctl_str
[count
].cmd
== cmd
)
1356 if (count
< sizeof(ioctl_str
) / sizeof(ioctl_str
[0]))
1357 pr_debug("ioctl %s, arg=0x%lxn", ioctl_str
[count
].str
, arg
);
1359 pr_debug("ioctl 0x%x unknown, arg=0x%lx\n", cmd
, arg
);
1363 case OSS_GETVERSION
:
1364 return put_user(SOUND_VERSION
, (int *) arg
);
1366 case SNDCTL_DSP_SYNC
:
1367 if (file
->f_mode
& FMODE_WRITE
)
1368 return drain_dac(s
, file
->f_flags
& O_NONBLOCK
);
1371 case SNDCTL_DSP_SETDUPLEX
:
1374 case SNDCTL_DSP_GETCAPS
:
1375 return put_user(DSP_CAP_DUPLEX
| DSP_CAP_REALTIME
|
1376 DSP_CAP_TRIGGER
| DSP_CAP_MMAP
, (int *)arg
);
1378 case SNDCTL_DSP_RESET
:
1379 if (file
->f_mode
& FMODE_WRITE
) {
1382 s
->dma_dac
.count
= s
->dma_dac
.total_bytes
= 0;
1383 s
->dma_dac
.nextIn
= s
->dma_dac
.nextOut
=
1386 if (file
->f_mode
& FMODE_READ
) {
1389 s
->dma_adc
.count
= s
->dma_adc
.total_bytes
= 0;
1390 s
->dma_adc
.nextIn
= s
->dma_adc
.nextOut
=
1395 case SNDCTL_DSP_SPEED
:
1396 if (get_user(val
, (int *) arg
))
1399 if (file
->f_mode
& FMODE_READ
) {
1401 set_adc_rate(s
, val
);
1403 if (file
->f_mode
& FMODE_WRITE
) {
1405 set_dac_rate(s
, val
);
1407 if (s
->open_mode
& FMODE_READ
)
1408 if ((ret
= prog_dmabuf_adc(s
)))
1410 if (s
->open_mode
& FMODE_WRITE
)
1411 if ((ret
= prog_dmabuf_dac(s
)))
1414 return put_user((file
->f_mode
& FMODE_READ
) ?
1415 s
->dma_adc
.sample_rate
:
1416 s
->dma_dac
.sample_rate
,
1419 case SNDCTL_DSP_STEREO
:
1420 if (get_user(val
, (int *) arg
))
1422 if (file
->f_mode
& FMODE_READ
) {
1424 s
->dma_adc
.num_channels
= val
? 2 : 1;
1425 if ((ret
= prog_dmabuf_adc(s
)))
1428 if (file
->f_mode
& FMODE_WRITE
) {
1430 s
->dma_dac
.num_channels
= val
? 2 : 1;
1431 if (s
->codec_ext_caps
& AC97_EXT_DACS
) {
1432 /* disable surround and center/lfe in AC'97
1434 u16 ext_stat
= rdcodec(s
->codec
,
1435 AC97_EXTENDED_STATUS
);
1436 wrcodec(s
->codec
, AC97_EXTENDED_STATUS
,
1437 ext_stat
| (AC97_EXTSTAT_PRI
|
1441 if ((ret
= prog_dmabuf_dac(s
)))
1446 case SNDCTL_DSP_CHANNELS
:
1447 if (get_user(val
, (int *) arg
))
1450 if (file
->f_mode
& FMODE_READ
) {
1451 if (val
< 0 || val
> 2)
1454 s
->dma_adc
.num_channels
= val
;
1455 if ((ret
= prog_dmabuf_adc(s
)))
1458 if (file
->f_mode
& FMODE_WRITE
) {
1467 if (!(s
->codec_ext_caps
&
1472 if ((s
->codec_ext_caps
&
1473 AC97_EXT_DACS
) != AC97_EXT_DACS
)
1482 (s
->codec_ext_caps
& AC97_EXT_DACS
)) {
1483 /* disable surround and center/lfe
1488 AC97_EXTENDED_STATUS
);
1490 AC97_EXTENDED_STATUS
,
1491 ext_stat
| (AC97_EXTSTAT_PRI
|
1494 } else if (val
>= 4) {
1495 /* enable surround, center/lfe
1500 AC97_EXTENDED_STATUS
);
1501 ext_stat
&= ~AC97_EXTSTAT_PRJ
;
1504 ~(AC97_EXTSTAT_PRI
|
1507 AC97_EXTENDED_STATUS
,
1511 s
->dma_dac
.num_channels
= val
;
1512 if ((ret
= prog_dmabuf_dac(s
)))
1516 return put_user(val
, (int *) arg
);
1518 case SNDCTL_DSP_GETFMTS
: /* Returns a mask */
1519 return put_user(AFMT_S16_LE
| AFMT_U8
, (int *) arg
);
1521 case SNDCTL_DSP_SETFMT
: /* Selects ONE fmt */
1522 if (get_user(val
, (int *) arg
))
1524 if (val
!= AFMT_QUERY
) {
1525 if (file
->f_mode
& FMODE_READ
) {
1527 if (val
== AFMT_S16_LE
)
1528 s
->dma_adc
.sample_size
= 16;
1531 s
->dma_adc
.sample_size
= 8;
1533 if ((ret
= prog_dmabuf_adc(s
)))
1536 if (file
->f_mode
& FMODE_WRITE
) {
1538 if (val
== AFMT_S16_LE
)
1539 s
->dma_dac
.sample_size
= 16;
1542 s
->dma_dac
.sample_size
= 8;
1544 if ((ret
= prog_dmabuf_dac(s
)))
1548 if (file
->f_mode
& FMODE_READ
)
1549 val
= (s
->dma_adc
.sample_size
== 16) ?
1550 AFMT_S16_LE
: AFMT_U8
;
1552 val
= (s
->dma_dac
.sample_size
== 16) ?
1553 AFMT_S16_LE
: AFMT_U8
;
1555 return put_user(val
, (int *) arg
);
1557 case SNDCTL_DSP_POST
:
1560 case SNDCTL_DSP_GETTRIGGER
:
1562 spin_lock_irqsave(&s
->lock
, flags
);
1563 if (file
->f_mode
& FMODE_READ
&& !s
->dma_adc
.stopped
)
1564 val
|= PCM_ENABLE_INPUT
;
1565 if (file
->f_mode
& FMODE_WRITE
&& !s
->dma_dac
.stopped
)
1566 val
|= PCM_ENABLE_OUTPUT
;
1567 spin_unlock_irqrestore(&s
->lock
, flags
);
1568 return put_user(val
, (int *) arg
);
1570 case SNDCTL_DSP_SETTRIGGER
:
1571 if (get_user(val
, (int *) arg
))
1573 if (file
->f_mode
& FMODE_READ
) {
1574 if (val
& PCM_ENABLE_INPUT
)
1579 if (file
->f_mode
& FMODE_WRITE
) {
1580 if (val
& PCM_ENABLE_OUTPUT
)
1587 case SNDCTL_DSP_GETOSPACE
:
1588 if (!(file
->f_mode
& FMODE_WRITE
))
1590 abinfo
.fragsize
= s
->dma_dac
.fragsize
;
1591 spin_lock_irqsave(&s
->lock
, flags
);
1592 count
= s
->dma_dac
.count
;
1593 count
-= dma_count_done(&s
->dma_dac
);
1594 spin_unlock_irqrestore(&s
->lock
, flags
);
1597 abinfo
.bytes
= (s
->dma_dac
.dmasize
- count
) /
1598 s
->dma_dac
.cnt_factor
;
1599 abinfo
.fragstotal
= s
->dma_dac
.numfrag
;
1600 abinfo
.fragments
= abinfo
.bytes
>> s
->dma_dac
.fragshift
;
1601 pr_debug("ioctl SNDCTL_DSP_GETOSPACE: bytes=%d, fragments=%d\n", abinfo
.bytes
, abinfo
.fragments
);
1602 return copy_to_user((void *) arg
, &abinfo
,
1603 sizeof(abinfo
)) ? -EFAULT
: 0;
1605 case SNDCTL_DSP_GETISPACE
:
1606 if (!(file
->f_mode
& FMODE_READ
))
1608 abinfo
.fragsize
= s
->dma_adc
.fragsize
;
1609 spin_lock_irqsave(&s
->lock
, flags
);
1610 count
= s
->dma_adc
.count
;
1611 count
+= dma_count_done(&s
->dma_adc
);
1612 spin_unlock_irqrestore(&s
->lock
, flags
);
1615 abinfo
.bytes
= count
/ s
->dma_adc
.cnt_factor
;
1616 abinfo
.fragstotal
= s
->dma_adc
.numfrag
;
1617 abinfo
.fragments
= abinfo
.bytes
>> s
->dma_adc
.fragshift
;
1618 return copy_to_user((void *) arg
, &abinfo
,
1619 sizeof(abinfo
)) ? -EFAULT
: 0;
1621 case SNDCTL_DSP_NONBLOCK
:
1622 file
->f_flags
|= O_NONBLOCK
;
1625 case SNDCTL_DSP_GETODELAY
:
1626 if (!(file
->f_mode
& FMODE_WRITE
))
1628 spin_lock_irqsave(&s
->lock
, flags
);
1629 count
= s
->dma_dac
.count
;
1630 count
-= dma_count_done(&s
->dma_dac
);
1631 spin_unlock_irqrestore(&s
->lock
, flags
);
1634 count
/= s
->dma_dac
.cnt_factor
;
1635 return put_user(count
, (int *) arg
);
1637 case SNDCTL_DSP_GETIPTR
:
1638 if (!(file
->f_mode
& FMODE_READ
))
1640 spin_lock_irqsave(&s
->lock
, flags
);
1641 cinfo
.bytes
= s
->dma_adc
.total_bytes
;
1642 count
= s
->dma_adc
.count
;
1643 if (!s
->dma_adc
.stopped
) {
1644 diff
= dma_count_done(&s
->dma_adc
);
1646 cinfo
.bytes
+= diff
;
1647 cinfo
.ptr
= virt_to_phys(s
->dma_adc
.nextIn
) + diff
-
1648 virt_to_phys(s
->dma_adc
.rawbuf
);
1650 cinfo
.ptr
= virt_to_phys(s
->dma_adc
.nextIn
) -
1651 virt_to_phys(s
->dma_adc
.rawbuf
);
1652 if (s
->dma_adc
.mapped
)
1653 s
->dma_adc
.count
&= (s
->dma_adc
.dma_fragsize
-1);
1654 spin_unlock_irqrestore(&s
->lock
, flags
);
1657 cinfo
.blocks
= count
>> s
->dma_adc
.fragshift
;
1658 return copy_to_user((void *) arg
, &cinfo
, sizeof(cinfo
));
1660 case SNDCTL_DSP_GETOPTR
:
1661 if (!(file
->f_mode
& FMODE_READ
))
1663 spin_lock_irqsave(&s
->lock
, flags
);
1664 cinfo
.bytes
= s
->dma_dac
.total_bytes
;
1665 count
= s
->dma_dac
.count
;
1666 if (!s
->dma_dac
.stopped
) {
1667 diff
= dma_count_done(&s
->dma_dac
);
1669 cinfo
.bytes
+= diff
;
1670 cinfo
.ptr
= virt_to_phys(s
->dma_dac
.nextOut
) + diff
-
1671 virt_to_phys(s
->dma_dac
.rawbuf
);
1673 cinfo
.ptr
= virt_to_phys(s
->dma_dac
.nextOut
) -
1674 virt_to_phys(s
->dma_dac
.rawbuf
);
1675 if (s
->dma_dac
.mapped
)
1676 s
->dma_dac
.count
&= (s
->dma_dac
.dma_fragsize
-1);
1677 spin_unlock_irqrestore(&s
->lock
, flags
);
1680 cinfo
.blocks
= count
>> s
->dma_dac
.fragshift
;
1681 return copy_to_user((void *) arg
, &cinfo
, sizeof(cinfo
));
1683 case SNDCTL_DSP_GETBLKSIZE
:
1684 if (file
->f_mode
& FMODE_WRITE
)
1685 return put_user(s
->dma_dac
.fragsize
, (int *) arg
);
1687 return put_user(s
->dma_adc
.fragsize
, (int *) arg
);
1689 case SNDCTL_DSP_SETFRAGMENT
:
1690 if (get_user(val
, (int *) arg
))
1692 if (file
->f_mode
& FMODE_READ
) {
1694 s
->dma_adc
.ossfragshift
= val
& 0xffff;
1695 s
->dma_adc
.ossmaxfrags
= (val
>> 16) & 0xffff;
1696 if (s
->dma_adc
.ossfragshift
< 4)
1697 s
->dma_adc
.ossfragshift
= 4;
1698 if (s
->dma_adc
.ossfragshift
> 15)
1699 s
->dma_adc
.ossfragshift
= 15;
1700 if (s
->dma_adc
.ossmaxfrags
< 4)
1701 s
->dma_adc
.ossmaxfrags
= 4;
1702 if ((ret
= prog_dmabuf_adc(s
)))
1705 if (file
->f_mode
& FMODE_WRITE
) {
1707 s
->dma_dac
.ossfragshift
= val
& 0xffff;
1708 s
->dma_dac
.ossmaxfrags
= (val
>> 16) & 0xffff;
1709 if (s
->dma_dac
.ossfragshift
< 4)
1710 s
->dma_dac
.ossfragshift
= 4;
1711 if (s
->dma_dac
.ossfragshift
> 15)
1712 s
->dma_dac
.ossfragshift
= 15;
1713 if (s
->dma_dac
.ossmaxfrags
< 4)
1714 s
->dma_dac
.ossmaxfrags
= 4;
1715 if ((ret
= prog_dmabuf_dac(s
)))
1720 case SNDCTL_DSP_SUBDIVIDE
:
1721 if ((file
->f_mode
& FMODE_READ
&& s
->dma_adc
.subdivision
) ||
1722 (file
->f_mode
& FMODE_WRITE
&& s
->dma_dac
.subdivision
))
1724 if (get_user(val
, (int *) arg
))
1726 if (val
!= 1 && val
!= 2 && val
!= 4)
1728 if (file
->f_mode
& FMODE_READ
) {
1730 s
->dma_adc
.subdivision
= val
;
1731 if ((ret
= prog_dmabuf_adc(s
)))
1734 if (file
->f_mode
& FMODE_WRITE
) {
1736 s
->dma_dac
.subdivision
= val
;
1737 if ((ret
= prog_dmabuf_dac(s
)))
1742 case SOUND_PCM_READ_RATE
:
1743 return put_user((file
->f_mode
& FMODE_READ
) ?
1744 s
->dma_adc
.sample_rate
:
1745 s
->dma_dac
.sample_rate
,
1748 case SOUND_PCM_READ_CHANNELS
:
1749 if (file
->f_mode
& FMODE_READ
)
1750 return put_user(s
->dma_adc
.num_channels
, (int *)arg
);
1752 return put_user(s
->dma_dac
.num_channels
, (int *)arg
);
1754 case SOUND_PCM_READ_BITS
:
1755 if (file
->f_mode
& FMODE_READ
)
1756 return put_user(s
->dma_adc
.sample_size
, (int *)arg
);
1758 return put_user(s
->dma_dac
.sample_size
, (int *)arg
);
1760 case SOUND_PCM_WRITE_FILTER
:
1761 case SNDCTL_DSP_SETSYNCRO
:
1762 case SOUND_PCM_READ_FILTER
:
1766 return mixdev_ioctl(s
->codec
, cmd
, arg
);
1771 au1550_open(struct inode
*inode
, struct file
*file
)
1773 int minor
= MINOR(inode
->i_rdev
);
1774 DECLARE_WAITQUEUE(wait
, current
);
1775 struct au1550_state
*s
= &au1550_state
;
1779 if (file
->f_flags
& O_NONBLOCK
)
1780 pr_debug("open: non-blocking\n");
1782 pr_debug("open: blocking\n");
1785 file
->private_data
= s
;
1786 /* wait for device to become free */
1788 while (s
->open_mode
& file
->f_mode
) {
1789 if (file
->f_flags
& O_NONBLOCK
) {
1793 add_wait_queue(&s
->open_wait
, &wait
);
1794 __set_current_state(TASK_INTERRUPTIBLE
);
1797 remove_wait_queue(&s
->open_wait
, &wait
);
1798 set_current_state(TASK_RUNNING
);
1799 if (signal_pending(current
))
1800 return -ERESTARTSYS
;
1807 if (file
->f_mode
& FMODE_READ
) {
1808 s
->dma_adc
.ossfragshift
= s
->dma_adc
.ossmaxfrags
=
1809 s
->dma_adc
.subdivision
= s
->dma_adc
.total_bytes
= 0;
1810 s
->dma_adc
.num_channels
= 1;
1811 s
->dma_adc
.sample_size
= 8;
1812 set_adc_rate(s
, 8000);
1813 if ((minor
& 0xf) == SND_DEV_DSP16
)
1814 s
->dma_adc
.sample_size
= 16;
1817 if (file
->f_mode
& FMODE_WRITE
) {
1818 s
->dma_dac
.ossfragshift
= s
->dma_dac
.ossmaxfrags
=
1819 s
->dma_dac
.subdivision
= s
->dma_dac
.total_bytes
= 0;
1820 s
->dma_dac
.num_channels
= 1;
1821 s
->dma_dac
.sample_size
= 8;
1822 set_dac_rate(s
, 8000);
1823 if ((minor
& 0xf) == SND_DEV_DSP16
)
1824 s
->dma_dac
.sample_size
= 16;
1827 if (file
->f_mode
& FMODE_READ
) {
1828 if ((ret
= prog_dmabuf_adc(s
)))
1831 if (file
->f_mode
& FMODE_WRITE
) {
1832 if ((ret
= prog_dmabuf_dac(s
)))
1836 s
->open_mode
|= file
->f_mode
& (FMODE_READ
| FMODE_WRITE
);
1838 init_MUTEX(&s
->sem
);
1843 au1550_release(struct inode
*inode
, struct file
*file
)
1845 struct au1550_state
*s
= (struct au1550_state
*)file
->private_data
;
1849 if (file
->f_mode
& FMODE_WRITE
) {
1851 drain_dac(s
, file
->f_flags
& O_NONBLOCK
);
1856 if (file
->f_mode
& FMODE_WRITE
) {
1858 kfree(s
->dma_dac
.rawbuf
);
1859 s
->dma_dac
.rawbuf
= NULL
;
1861 if (file
->f_mode
& FMODE_READ
) {
1863 kfree(s
->dma_adc
.rawbuf
);
1864 s
->dma_adc
.rawbuf
= NULL
;
1866 s
->open_mode
&= ((~file
->f_mode
) & (FMODE_READ
|FMODE_WRITE
));
1868 wake_up(&s
->open_wait
);
1873 static /*const */ struct file_operations au1550_audio_fops
= {
1875 llseek
: au1550_llseek
,
1877 write
: au1550_write
,
1879 ioctl
: au1550_ioctl
,
1882 release
: au1550_release
,
1885 MODULE_AUTHOR("Advanced Micro Devices (AMD), dan@embeddededge.com");
1886 MODULE_DESCRIPTION("Au1550 AC97 Audio Driver");
1888 static int __devinit
1891 struct au1550_state
*s
= &au1550_state
;
1894 memset(s
, 0, sizeof(struct au1550_state
));
1896 init_waitqueue_head(&s
->dma_adc
.wait
);
1897 init_waitqueue_head(&s
->dma_dac
.wait
);
1898 init_waitqueue_head(&s
->open_wait
);
1899 init_MUTEX(&s
->open_sem
);
1900 spin_lock_init(&s
->lock
);
1902 s
->codec
= ac97_alloc_codec();
1903 if(s
->codec
== NULL
) {
1904 err("Out of memory");
1907 s
->codec
->private_data
= s
;
1909 s
->codec
->codec_read
= rdcodec
;
1910 s
->codec
->codec_write
= wrcodec
;
1911 s
->codec
->codec_wait
= waitcodec
;
1913 if (!request_mem_region(CPHYSADDR(AC97_PSC_SEL
),
1914 0x30, "Au1550 AC97")) {
1915 err("AC'97 ports in use");
1918 /* Allocate the DMA Channels
1920 if ((s
->dma_dac
.dmanr
= au1xxx_dbdma_chan_alloc(DBDMA_MEM_CHAN
,
1921 DBDMA_AC97_TX_CHAN
, dac_dma_interrupt
, (void *)s
)) == 0) {
1922 err("Can't get DAC DMA");
1925 au1xxx_dbdma_set_devwidth(s
->dma_dac
.dmanr
, 16);
1926 if (au1xxx_dbdma_ring_alloc(s
->dma_dac
.dmanr
,
1927 NUM_DBDMA_DESCRIPTORS
) == 0) {
1928 err("Can't get DAC DMA descriptors");
1932 if ((s
->dma_adc
.dmanr
= au1xxx_dbdma_chan_alloc(DBDMA_AC97_RX_CHAN
,
1933 DBDMA_MEM_CHAN
, adc_dma_interrupt
, (void *)s
)) == 0) {
1934 err("Can't get ADC DMA");
1937 au1xxx_dbdma_set_devwidth(s
->dma_adc
.dmanr
, 16);
1938 if (au1xxx_dbdma_ring_alloc(s
->dma_adc
.dmanr
,
1939 NUM_DBDMA_DESCRIPTORS
) == 0) {
1940 err("Can't get ADC DMA descriptors");
1944 pr_info("DAC: DMA%d, ADC: DMA%d", DBDMA_AC97_TX_CHAN
, DBDMA_AC97_RX_CHAN
);
1946 /* register devices */
1948 if ((s
->dev_audio
= register_sound_dsp(&au1550_audio_fops
, -1)) < 0)
1950 if ((s
->codec
->dev_mixer
=
1951 register_sound_mixer(&au1550_mixer_fops
, -1)) < 0)
1954 /* The GPIO for the appropriate PSC was configured by the
1955 * board specific start up.
1957 * configure PSC for AC'97
1959 au_writel(0, AC97_PSC_CTRL
); /* Disable PSC */
1961 au_writel((PSC_SEL_CLK_SERCLK
| PSC_SEL_PS_AC97MODE
), AC97_PSC_SEL
);
1964 /* cold reset the AC'97
1966 au_writel(PSC_AC97RST_RST
, PSC_AC97RST
);
1969 au_writel(0, PSC_AC97RST
);
1972 /* need to delay around 500msec(bleech) to give
1973 some CODECs enough time to wakeup */
1976 /* warm reset the AC'97 to start the bitclk
1978 au_writel(PSC_AC97RST_SNC
, PSC_AC97RST
);
1981 au_writel(0, PSC_AC97RST
);
1986 au_writel(PSC_CTRL_ENABLE
, AC97_PSC_CTRL
);
1989 /* Wait for PSC ready.
1992 val
= readl((void *)PSC_AC97STAT
);
1994 } while ((val
& PSC_AC97STAT_SR
) == 0);
1996 /* Configure AC97 controller.
1997 * Deep FIFO, 16-bit sample, DMA, make sure DMA matches fifo size.
1999 val
= PSC_AC97CFG_SET_LEN(16);
2000 val
|= PSC_AC97CFG_RT_FIFO8
| PSC_AC97CFG_TT_FIFO8
;
2002 /* Enable device so we can at least
2003 * talk over the AC-link.
2005 au_writel(val
, PSC_AC97CFG
);
2006 au_writel(PSC_AC97MSK_ALLMASK
, PSC_AC97MSK
);
2008 val
|= PSC_AC97CFG_DE_ENABLE
;
2009 au_writel(val
, PSC_AC97CFG
);
2012 /* Wait for Device ready.
2015 val
= readl((void *)PSC_AC97STAT
);
2017 } while ((val
& PSC_AC97STAT_DR
) == 0);
2020 if (!ac97_probe_codec(s
->codec
))
2023 s
->codec_base_caps
= rdcodec(s
->codec
, AC97_RESET
);
2024 s
->codec_ext_caps
= rdcodec(s
->codec
, AC97_EXTENDED_ID
);
2025 pr_info("AC'97 Base/Extended ID = %04x/%04x",
2026 s
->codec_base_caps
, s
->codec_ext_caps
);
2028 if (!(s
->codec_ext_caps
& AC97_EXTID_VRA
)) {
2029 /* codec does not support VRA
2033 /* Boot option says disable VRA
2035 u16 ac97_extstat
= rdcodec(s
->codec
, AC97_EXTENDED_STATUS
);
2036 wrcodec(s
->codec
, AC97_EXTENDED_STATUS
,
2037 ac97_extstat
& ~AC97_EXTSTAT_VRA
);
2041 pr_info("no VRA, interpolating and decimating");
2043 /* set mic to be the recording source */
2044 val
= SOUND_MASK_MIC
;
2045 mixdev_ioctl(s
->codec
, SOUND_MIXER_WRITE_RECSRC
,
2046 (unsigned long) &val
);
2051 unregister_sound_mixer(s
->codec
->dev_mixer
);
2053 unregister_sound_dsp(s
->dev_audio
);
2055 au1xxx_dbdma_chan_free(s
->dma_adc
.dmanr
);
2057 au1xxx_dbdma_chan_free(s
->dma_dac
.dmanr
);
2059 release_mem_region(CPHYSADDR(AC97_PSC_SEL
), 0x30);
2061 ac97_release_codec(s
->codec
);
2065 static void __devinit
2068 struct au1550_state
*s
= &au1550_state
;
2073 au1xxx_dbdma_chan_free(s
->dma_adc
.dmanr
);
2074 au1xxx_dbdma_chan_free(s
->dma_dac
.dmanr
);
2075 release_mem_region(CPHYSADDR(AC97_PSC_SEL
), 0x30);
2076 unregister_sound_dsp(s
->dev_audio
);
2077 unregister_sound_mixer(s
->codec
->dev_mixer
);
2078 ac97_release_codec(s
->codec
);
2084 return au1550_probe();
2088 cleanup_au1550(void)
2093 module_init(init_au1550
);
2094 module_exit(cleanup_au1550
);
2099 au1550_setup(char *options
)
2103 if (!options
|| !*options
)
2106 while ((this_opt
= strsep(&options
, ","))) {
2109 if (!strncmp(this_opt
, "vra", 3)) {
2117 __setup("au1550_audio=", au1550_setup
);