2 * Copyright 2011 Calxeda, Inc.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * You should have received a copy of the GNU General Public License along with
14 * this program. If not, see <http://www.gnu.org/licenses/>.
16 #ifndef _MACH_HIGHBANK__SYSREGS_H_
17 #define _MACH_HIGHBANK__SYSREGS_H_
20 #include <linux/smp.h>
21 #include <asm/smp_plat.h>
22 #include <asm/smp_scu.h>
25 extern void __iomem
*sregs_base
;
27 #define HB_SREG_A9_PWR_REQ 0xf00
28 #define HB_SREG_A9_BOOT_STAT 0xf04
29 #define HB_SREG_A9_BOOT_DATA 0xf08
31 #define HB_PWR_SUSPEND 0
32 #define HB_PWR_SOFT_RESET 1
33 #define HB_PWR_HARD_RESET 2
34 #define HB_PWR_SHUTDOWN 3
36 #define SREG_CPU_PWR_CTRL(c) (0x200 + ((c) * 4))
38 static inline void highbank_set_core_pwr(void)
40 int cpu
= MPIDR_AFFINITY_LEVEL(cpu_logical_map(smp_processor_id()), 0);
42 scu_power_mode(scu_base_addr
, SCU_PM_POWEROFF
);
44 writel_relaxed(1, sregs_base
+ SREG_CPU_PWR_CTRL(cpu
));
47 static inline void highbank_clear_core_pwr(void)
49 int cpu
= MPIDR_AFFINITY_LEVEL(cpu_logical_map(smp_processor_id()), 0);
51 scu_power_mode(scu_base_addr
, SCU_PM_NORMAL
);
53 writel_relaxed(0, sregs_base
+ SREG_CPU_PWR_CTRL(cpu
));
56 static inline void highbank_set_pwr_suspend(void)
58 writel(HB_PWR_SUSPEND
, sregs_base
+ HB_SREG_A9_PWR_REQ
);
59 highbank_set_core_pwr();
62 static inline void highbank_set_pwr_shutdown(void)
64 writel(HB_PWR_SHUTDOWN
, sregs_base
+ HB_SREG_A9_PWR_REQ
);
65 highbank_set_core_pwr();
68 static inline void highbank_set_pwr_soft_reset(void)
70 writel(HB_PWR_SOFT_RESET
, sregs_base
+ HB_SREG_A9_PWR_REQ
);
71 highbank_set_core_pwr();
74 static inline void highbank_set_pwr_hard_reset(void)
76 writel(HB_PWR_HARD_RESET
, sregs_base
+ HB_SREG_A9_PWR_REQ
);
77 highbank_set_core_pwr();
80 static inline void highbank_clear_pwr_request(void)
82 writel(~0UL, sregs_base
+ HB_SREG_A9_PWR_REQ
);
83 highbank_clear_core_pwr();