2 * r8a7779 Power management support
4 * Copyright (C) 2011 Renesas Solutions Corp.
5 * Copyright (C) 2011 Magnus Damm
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file "COPYING" in the main directory of this archive
13 #include <linux/suspend.h>
14 #include <linux/err.h>
15 #include <linux/pm_clock.h>
16 #include <linux/platform_device.h>
17 #include <linux/delay.h>
18 #include <linux/irq.h>
19 #include <linux/interrupt.h>
20 #include <linux/console.h>
22 #include <mach/common.h>
23 #include <mach/r8a7779.h>
25 static void __iomem
*r8a7779_sysc_base
;
39 #define PWRSR_OFFS 0x00
40 #define PWROFFCR_OFFS 0x04
41 #define PWRONCR_OFFS 0x0c
42 #define PWRER_OFFS 0x14
44 #define SYSCSR_RETRIES 100
45 #define SYSCSR_DELAY_US 1
47 #define SYSCISR_RETRIES 1000
48 #define SYSCISR_DELAY_US 1
50 #if defined(CONFIG_PM) || defined(CONFIG_SMP)
52 static DEFINE_SPINLOCK(r8a7779_sysc_lock
); /* SMP CPUs + I/O devices */
54 static int r8a7779_sysc_pwr_on_off(struct r8a7779_pm_ch
*r8a7779_ch
,
55 int sr_bit
, int reg_offs
)
59 for (k
= 0; k
< SYSCSR_RETRIES
; k
++) {
60 if (ioread32(r8a7779_sysc_base
+ SYSCSR
) & (1 << sr_bit
))
62 udelay(SYSCSR_DELAY_US
);
65 if (k
== SYSCSR_RETRIES
)
68 iowrite32(1 << r8a7779_ch
->chan_bit
,
69 r8a7779_sysc_base
+ r8a7779_ch
->chan_offs
+ reg_offs
);
74 static int r8a7779_sysc_pwr_off(struct r8a7779_pm_ch
*r8a7779_ch
)
76 return r8a7779_sysc_pwr_on_off(r8a7779_ch
, 0, PWROFFCR_OFFS
);
79 static int r8a7779_sysc_pwr_on(struct r8a7779_pm_ch
*r8a7779_ch
)
81 return r8a7779_sysc_pwr_on_off(r8a7779_ch
, 1, PWRONCR_OFFS
);
84 static int r8a7779_sysc_update(struct r8a7779_pm_ch
*r8a7779_ch
,
85 int (*on_off_fn
)(struct r8a7779_pm_ch
*))
87 unsigned int isr_mask
= 1 << r8a7779_ch
->isr_bit
;
88 unsigned int chan_mask
= 1 << r8a7779_ch
->chan_bit
;
94 spin_lock_irqsave(&r8a7779_sysc_lock
, flags
);
96 iowrite32(isr_mask
, r8a7779_sysc_base
+ SYSCISCR
);
99 ret
= on_off_fn(r8a7779_ch
);
103 status
= ioread32(r8a7779_sysc_base
+
104 r8a7779_ch
->chan_offs
+ PWRER_OFFS
);
105 } while (status
& chan_mask
);
107 for (k
= 0; k
< SYSCISR_RETRIES
; k
++) {
108 if (ioread32(r8a7779_sysc_base
+ SYSCISR
) & isr_mask
)
110 udelay(SYSCISR_DELAY_US
);
113 if (k
== SYSCISR_RETRIES
)
116 iowrite32(isr_mask
, r8a7779_sysc_base
+ SYSCISCR
);
119 spin_unlock_irqrestore(&r8a7779_sysc_lock
, flags
);
121 pr_debug("r8a7779 power domain %d: %02x %02x %02x %02x %02x -> %d\n",
122 r8a7779_ch
->isr_bit
, ioread32(r8a7779_sysc_base
+ PWRSR0
),
123 ioread32(r8a7779_sysc_base
+ PWRSR1
),
124 ioread32(r8a7779_sysc_base
+ PWRSR2
),
125 ioread32(r8a7779_sysc_base
+ PWRSR3
),
126 ioread32(r8a7779_sysc_base
+ PWRSR4
), ret
);
130 int r8a7779_sysc_power_down(struct r8a7779_pm_ch
*r8a7779_ch
)
132 return r8a7779_sysc_update(r8a7779_ch
, r8a7779_sysc_pwr_off
);
135 int r8a7779_sysc_power_up(struct r8a7779_pm_ch
*r8a7779_ch
)
137 return r8a7779_sysc_update(r8a7779_ch
, r8a7779_sysc_pwr_on
);
140 static void __init
r8a7779_sysc_init(void)
142 r8a7779_sysc_base
= ioremap_nocache(0xffd85000, PAGE_SIZE
);
143 if (!r8a7779_sysc_base
)
144 panic("unable to ioremap r8a7779 SYSC hardware block\n");
146 /* enable all interrupt sources, but do not use interrupt handler */
147 iowrite32(0x0131000e, r8a7779_sysc_base
+ SYSCIER
);
148 iowrite32(0, r8a7779_sysc_base
+ SYSCIMR
);
151 #else /* CONFIG_PM || CONFIG_SMP */
153 static inline void r8a7779_sysc_init(void) {}
155 #endif /* CONFIG_PM || CONFIG_SMP */
159 static int pd_power_down(struct generic_pm_domain
*genpd
)
161 return r8a7779_sysc_power_down(to_r8a7779_ch(genpd
));
164 static int pd_power_up(struct generic_pm_domain
*genpd
)
166 return r8a7779_sysc_power_up(to_r8a7779_ch(genpd
));
169 static bool pd_is_off(struct generic_pm_domain
*genpd
)
171 struct r8a7779_pm_ch
*r8a7779_ch
= to_r8a7779_ch(genpd
);
174 st
= ioread32(r8a7779_sysc_base
+ r8a7779_ch
->chan_offs
+ PWRSR_OFFS
);
175 if (st
& (1 << r8a7779_ch
->chan_bit
))
181 static bool pd_active_wakeup(struct device
*dev
)
186 static void r8a7779_init_pm_domain(struct r8a7779_pm_domain
*r8a7779_pd
)
188 struct generic_pm_domain
*genpd
= &r8a7779_pd
->genpd
;
190 pm_genpd_init(genpd
, NULL
, false);
191 genpd
->dev_ops
.stop
= pm_clk_suspend
;
192 genpd
->dev_ops
.start
= pm_clk_resume
;
193 genpd
->dev_ops
.active_wakeup
= pd_active_wakeup
;
194 genpd
->dev_irq_safe
= true;
195 genpd
->power_off
= pd_power_down
;
196 genpd
->power_on
= pd_power_up
;
198 if (pd_is_off(&r8a7779_pd
->genpd
))
199 pd_power_up(&r8a7779_pd
->genpd
);
202 static struct r8a7779_pm_domain r8a7779_pm_domains
[] = {
204 .genpd
.name
= "SH4A",
206 .chan_offs
= 0x80, /* PWRSR1 .. PWRER1 */
207 .isr_bit
= 16, /* SH4A */
213 .chan_offs
= 0xc0, /* PWRSR2 .. PWRER2 */
214 .isr_bit
= 20, /* SGX */
218 .genpd
.name
= "VDP1",
220 .chan_offs
= 0x100, /* PWRSR3 .. PWRER3 */
221 .isr_bit
= 21, /* VDP */
225 .genpd
.name
= "IMPX3",
227 .chan_offs
= 0x140, /* PWRSR4 .. PWRER4 */
228 .isr_bit
= 24, /* IMP */
233 void __init
r8a7779_init_pm_domains(void)
237 for (j
= 0; j
< ARRAY_SIZE(r8a7779_pm_domains
); j
++)
238 r8a7779_init_pm_domain(&r8a7779_pm_domains
[j
]);
241 #endif /* CONFIG_PM */
243 void __init
r8a7779_pm_init(void)