powercap: restrict energy meter to root access
[linux/fpc-iii.git] / drivers / edac / layerscape_edac.c
blob6c59d897ad121927bafd19a2d8b0931cf7e4b28f
1 /*
2 * Freescale Memory Controller kernel module
4 * Author: York Sun <york.sun@nxp.com>
6 * Copyright 2016 NXP Semiconductor
8 * Derived from mpc85xx_edac.c
9 * Author: Dave Jiang <djiang@mvista.com>
11 * 2006-2007 (c) MontaVista Software, Inc. This file is licensed under
12 * the terms of the GNU General Public License version 2. This program
13 * is licensed "as is" without any warranty of any kind, whether express
14 * or implied.
17 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19 #include "edac_core.h"
20 #include "fsl_ddr_edac.h"
22 static const struct of_device_id fsl_ddr_mc_err_of_match[] = {
23 { .compatible = "fsl,qoriq-memory-controller", },
24 {},
26 MODULE_DEVICE_TABLE(of, fsl_ddr_mc_err_of_match);
28 static struct platform_driver fsl_ddr_mc_err_driver = {
29 .probe = fsl_mc_err_probe,
30 .remove = fsl_mc_err_remove,
31 .driver = {
32 .name = "fsl_ddr_mc_err",
33 .of_match_table = fsl_ddr_mc_err_of_match,
37 static int __init fsl_ddr_mc_init(void)
39 int res;
41 /* make sure error reporting method is sane */
42 switch (edac_op_state) {
43 case EDAC_OPSTATE_POLL:
44 case EDAC_OPSTATE_INT:
45 break;
46 default:
47 edac_op_state = EDAC_OPSTATE_INT;
48 break;
51 res = platform_driver_register(&fsl_ddr_mc_err_driver);
52 if (res) {
53 pr_err("MC fails to register\n");
54 return res;
57 return 0;
60 module_init(fsl_ddr_mc_init);
62 static void __exit fsl_ddr_mc_exit(void)
64 platform_driver_unregister(&fsl_ddr_mc_err_driver);
67 module_exit(fsl_ddr_mc_exit);
69 MODULE_LICENSE("GPL");
70 MODULE_AUTHOR("NXP Semiconductor");
71 module_param(edac_op_state, int, 0444);
72 MODULE_PARM_DESC(edac_op_state,
73 "EDAC Error Reporting state: 0=Poll, 2=Interrupt");