2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Numascale NumaConnect-specific PCI code
8 * Copyright (C) 2012 Numascale AS. All rights reserved.
10 * Send feedback to <support@numascale.com>
12 * PCI accessor functions derived from mmconfig_64.c
16 #include <linux/pci.h>
17 #include <asm/pci_x86.h>
19 static u8 limit __read_mostly
;
21 static inline char __iomem
*pci_dev_base(unsigned int seg
, unsigned int bus
, unsigned int devfn
)
23 struct pci_mmcfg_region
*cfg
= pci_mmconfig_lookup(seg
, bus
);
26 return cfg
->virt
+ (PCI_MMCFG_BUS_OFFSET(bus
) | (devfn
<< 12));
30 static int pci_mmcfg_read_numachip(unsigned int seg
, unsigned int bus
,
31 unsigned int devfn
, int reg
, int len
, u32
*value
)
35 /* Why do we have this when nobody checks it. How about a BUG()!? -AK */
36 if (unlikely((bus
> 255) || (devfn
> 255) || (reg
> 4095))) {
41 /* Ensure AMD Northbridges don't decode reads to other devices */
42 if (unlikely(bus
== 0 && devfn
>= limit
)) {
48 addr
= pci_dev_base(seg
, bus
, devfn
);
56 *value
= mmio_config_readb(addr
+ reg
);
59 *value
= mmio_config_readw(addr
+ reg
);
62 *value
= mmio_config_readl(addr
+ reg
);
70 static int pci_mmcfg_write_numachip(unsigned int seg
, unsigned int bus
,
71 unsigned int devfn
, int reg
, int len
, u32 value
)
75 /* Why do we have this when nobody checks it. How about a BUG()!? -AK */
76 if (unlikely((bus
> 255) || (devfn
> 255) || (reg
> 4095)))
79 /* Ensure AMD Northbridges don't decode writes to other devices */
80 if (unlikely(bus
== 0 && devfn
>= limit
))
84 addr
= pci_dev_base(seg
, bus
, devfn
);
92 mmio_config_writeb(addr
+ reg
, value
);
95 mmio_config_writew(addr
+ reg
, value
);
98 mmio_config_writel(addr
+ reg
, value
);
106 static const struct pci_raw_ops pci_mmcfg_numachip
= {
107 .read
= pci_mmcfg_read_numachip
,
108 .write
= pci_mmcfg_write_numachip
,
111 int __init
pci_numachip_init(void)
116 /* For remote I/O, restrict bus 0 access to the actual number of AMD
117 Northbridges, which starts at device number 0x18 */
118 ret
= raw_pci_read(0, 0, PCI_DEVFN(0x18, 0), 0x60, sizeof(val
), &val
);
122 /* HyperTransport fabric size in bits 6:4 */
123 limit
= PCI_DEVFN(0x18 + ((val
>> 4) & 7) + 1, 0);
125 /* Use NumaChip PCI accessors for non-extended and extended access */
126 raw_pci_ops
= raw_pci_ext_ops
= &pci_mmcfg_numachip
;