2 * ARC FPGA Platform support code
4 * Copyright (C) 2012 Synopsys, Inc. (www.synopsys.com)
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
11 #include <linux/types.h>
12 #include <linux/init.h>
13 #include <linux/device.h>
14 #include <linux/platform_device.h>
16 #include <linux/console.h>
17 #include <linux/of_platform.h>
18 #include <asm/setup.h>
20 #include <asm/mach_desc.h>
21 #include <plat/memmap.h>
25 /*-----------------------BVCI Latency Unit -----------------------------*/
27 #ifdef CONFIG_ARC_HAS_BVCI_LAT_UNIT
29 int lat_cycles
= CONFIG_BVCI_LAT_CYCLES
;
31 /* BVCI Bus Profiler: Latency Unit */
32 static void __init
setup_bvci_lat_unit(void)
34 #define MAX_BVCI_UNITS 12
37 unsigned int *base
= (unsigned int *)BVCI_LAT_UNIT_BASE
;
38 const unsigned long units_req
= CONFIG_BVCI_LAT_UNITS
;
39 const unsigned int REG_UNIT
= 21;
40 const unsigned int REG_VAL
= 22;
43 * There are multiple Latency Units corresponding to the many
44 * interfaces of the system bus arbiter (both CPU side as well as
45 * the peripheral side).
47 * Unit 0 - System Arb and Mem Controller - adds latency to all
49 * Unit 1 - I$ and System Bus
50 * Unit 2 - D$ and System Bus
52 * Unit 12 - IDE Disk controller and System Bus
54 * The programmers model requires writing to lat_unit reg first
55 * and then the latency value (cycles) to lat_value reg
58 if (CONFIG_BVCI_LAT_UNITS
== 0) {
59 writel(0, base
+ REG_UNIT
);
60 writel(lat_cycles
, base
+ REG_VAL
);
61 pr_info("BVCI Latency for all Memory Transactions %d cycles\n",
64 for_each_set_bit(i
, &units_req
, MAX_BVCI_UNITS
) {
65 writel(i
+ 1, base
+ REG_UNIT
); /* loop is 0 based */
66 writel(lat_cycles
, base
+ REG_VAL
);
67 pr_info("BVCI Latency for Unit[%d] = %d cycles\n",
73 static void __init
setup_bvci_lat_unit(void)
78 /*----------------------- Platform Devices -----------------------------*/
80 #if IS_ENABLED(CONFIG_SERIAL_ARC)
81 static unsigned long arc_uart_info
[] = {
82 0, /* uart->is_emulated (runtime @running_on_hw) */
83 0, /* uart->port.uartclk */
88 #if defined(CONFIG_SERIAL_ARC_CONSOLE)
90 * static platform data - but only for early serial
91 * TBD: derive this from a special DT node
93 static struct resource arc_uart0_res
[] = {
96 .end
= UART0_BASE
+ 0xFF,
97 .flags
= IORESOURCE_MEM
,
102 .flags
= IORESOURCE_IRQ
,
106 static struct platform_device arc_uart0_dev
= {
109 .num_resources
= ARRAY_SIZE(arc_uart0_res
),
110 .resource
= arc_uart0_res
,
112 .platform_data
= &arc_uart_info
,
116 static struct platform_device
*fpga_early_devs
[] __initdata
= {
119 #endif /* CONFIG_SERIAL_ARC_CONSOLE */
121 static void arc_fpga_serial_init(void)
123 /* To let driver workaround ISS bug: baudh Reg can't be set to 0 */
124 arc_uart_info
[0] = !running_on_hw
;
126 arc_uart_info
[1] = arc_get_core_freq();
128 arc_uart_info
[2] = CONFIG_ARC_SERIAL_BAUD
;
130 #if defined(CONFIG_SERIAL_ARC_CONSOLE)
131 early_platform_add_devices(fpga_early_devs
,
132 ARRAY_SIZE(fpga_early_devs
));
135 * ARC console driver registers itself as an early platform driver
136 * of class "earlyprintk".
137 * Install it here, followed by probe of devices.
138 * The installation here doesn't require earlyprintk in command line
139 * To do so however, replace the lines below with
140 * parse_early_param();
141 * early_platform_driver_probe("earlyprintk", 1, 1);
144 early_platform_driver_register_all("earlyprintk");
145 early_platform_driver_probe("earlyprintk", 1, 0);
148 * This is to make sure that arc uart would be preferred console
149 * despite one/more of following:
150 * -command line lacked "console=ttyARC0" or
151 * -CONFIG_VT_CONSOLE was enabled (for no reason whatsoever)
152 * Note that this needs to be done after above early console is reg,
153 * otherwise the early console never gets a chance to run.
155 add_preferred_console("ttyARC", 0, "115200");
156 #endif /* CONFIG_SERIAL_ARC_CONSOLE */
158 #else /* !IS_ENABLED(CONFIG_SERIAL_ARC) */
159 static void arc_fpga_serial_init(void)
164 static void __init
plat_fpga_early_init(void)
166 pr_info("[plat-arcfpga]: registering early dev resources\n");
168 setup_bvci_lat_unit();
170 arc_fpga_serial_init();
173 iss_model_init_early_smp();
177 static struct of_dev_auxdata plat_auxdata_lookup
[] __initdata
= {
178 #if IS_ENABLED(CONFIG_SERIAL_ARC)
179 OF_DEV_AUXDATA("snps,arc-uart", UART0_BASE
, "arc-uart", arc_uart_info
),
184 static void __init
plat_fpga_populate_dev(void)
186 pr_info("[plat-arcfpga]: registering device resources\n");
189 * Traverses flattened DeviceTree - registering platform devices
190 * complete with their resources
192 of_platform_populate(NULL
, of_default_bus_match_table
,
193 plat_auxdata_lookup
, NULL
);
196 /*----------------------- Machine Descriptions ------------------------------
198 * Machine description is simply a set of platform/board specific callbacks
199 * This is not directly related to DeviceTree based dynamic device creation,
200 * however as part of early device tree scan, we also select the right
201 * callback set, by matching the DT compatible name.
204 static const char *aa4_compat
[] __initdata
= {
209 MACHINE_START(ANGEL4
, "angel4")
210 .dt_compat
= aa4_compat
,
211 .init_early
= plat_fpga_early_init
,
212 .init_machine
= plat_fpga_populate_dev
,
213 .init_irq
= plat_fpga_init_IRQ
,
215 .init_smp
= iss_model_init_smp
,
219 static const char *ml509_compat
[] __initdata
= {
224 MACHINE_START(ML509
, "ml509")
225 .dt_compat
= ml509_compat
,
226 .init_early
= plat_fpga_early_init
,
227 .init_machine
= plat_fpga_populate_dev
,
228 .init_irq
= plat_fpga_init_IRQ
,
230 .init_smp
= iss_model_init_smp
,
234 static const char *nsimosci_compat
[] __initdata
= {
239 MACHINE_START(NSIMOSCI
, "nsimosci")
240 .dt_compat
= nsimosci_compat
,
242 .init_machine
= plat_fpga_populate_dev
,