2 * Copyright (c) 2015 MediaTek Inc.
3 * Author: Chunfeng Yun <chunfeng.yun@mediatek.com>
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
16 #include <dt-bindings/phy/phy.h>
17 #include <linux/clk.h>
18 #include <linux/delay.h>
20 #include <linux/iopoll.h>
21 #include <linux/module.h>
22 #include <linux/of_address.h>
23 #include <linux/phy/phy.h>
24 #include <linux/platform_device.h>
27 * for sifslv2 register, but exclude port's;
28 * relative to USB3_SIF2_BASE base address
30 #define SSUSB_SIFSLV_SPLLC 0x0000
31 #define SSUSB_SIFSLV_U2FREQ 0x0100
33 /* offsets of sub-segment in each port registers */
34 #define SSUSB_SIFSLV_U2PHY_COM_BASE 0x0000
35 #define SSUSB_SIFSLV_U3PHYD_BASE 0x0100
36 #define SSUSB_USB30_PHYA_SIV_B_BASE 0x0300
37 #define SSUSB_SIFSLV_U3PHYA_DA_BASE 0x0400
39 #define U3P_USBPHYACR0 (SSUSB_SIFSLV_U2PHY_COM_BASE + 0x0000)
40 #define PA0_RG_U2PLL_FORCE_ON BIT(15)
42 #define U3P_USBPHYACR2 (SSUSB_SIFSLV_U2PHY_COM_BASE + 0x0008)
43 #define PA2_RG_SIF_U2PLL_FORCE_EN BIT(18)
45 #define U3P_USBPHYACR5 (SSUSB_SIFSLV_U2PHY_COM_BASE + 0x0014)
46 #define PA5_RG_U2_HSTX_SRCAL_EN BIT(15)
47 #define PA5_RG_U2_HSTX_SRCTRL GENMASK(14, 12)
48 #define PA5_RG_U2_HSTX_SRCTRL_VAL(x) ((0x7 & (x)) << 12)
49 #define PA5_RG_U2_HS_100U_U3_EN BIT(11)
51 #define U3P_USBPHYACR6 (SSUSB_SIFSLV_U2PHY_COM_BASE + 0x0018)
52 #define PA6_RG_U2_ISO_EN BIT(31)
53 #define PA6_RG_U2_BC11_SW_EN BIT(23)
54 #define PA6_RG_U2_OTG_VBUSCMP_EN BIT(20)
55 #define PA6_RG_U2_SQTH GENMASK(3, 0)
56 #define PA6_RG_U2_SQTH_VAL(x) (0xf & (x))
58 #define U3P_U2PHYACR4 (SSUSB_SIFSLV_U2PHY_COM_BASE + 0x0020)
59 #define P2C_RG_USB20_GPIO_CTL BIT(9)
60 #define P2C_USB20_GPIO_MODE BIT(8)
61 #define P2C_U2_GPIO_CTR_MSK (P2C_RG_USB20_GPIO_CTL | P2C_USB20_GPIO_MODE)
63 #define U3D_U2PHYDCR0 (SSUSB_SIFSLV_U2PHY_COM_BASE + 0x0060)
64 #define P2C_RG_SIF_U2PLL_FORCE_ON BIT(24)
66 #define U3P_U2PHYDTM0 (SSUSB_SIFSLV_U2PHY_COM_BASE + 0x0068)
67 #define P2C_FORCE_UART_EN BIT(26)
68 #define P2C_FORCE_DATAIN BIT(23)
69 #define P2C_FORCE_DM_PULLDOWN BIT(21)
70 #define P2C_FORCE_DP_PULLDOWN BIT(20)
71 #define P2C_FORCE_XCVRSEL BIT(19)
72 #define P2C_FORCE_SUSPENDM BIT(18)
73 #define P2C_FORCE_TERMSEL BIT(17)
74 #define P2C_RG_DATAIN GENMASK(13, 10)
75 #define P2C_RG_DATAIN_VAL(x) ((0xf & (x)) << 10)
76 #define P2C_RG_DMPULLDOWN BIT(7)
77 #define P2C_RG_DPPULLDOWN BIT(6)
78 #define P2C_RG_XCVRSEL GENMASK(5, 4)
79 #define P2C_RG_XCVRSEL_VAL(x) ((0x3 & (x)) << 4)
80 #define P2C_RG_SUSPENDM BIT(3)
81 #define P2C_RG_TERMSEL BIT(2)
82 #define P2C_DTM0_PART_MASK \
83 (P2C_FORCE_DATAIN | P2C_FORCE_DM_PULLDOWN | \
84 P2C_FORCE_DP_PULLDOWN | P2C_FORCE_XCVRSEL | \
85 P2C_FORCE_TERMSEL | P2C_RG_DMPULLDOWN | \
86 P2C_RG_DPPULLDOWN | P2C_RG_TERMSEL)
88 #define U3P_U2PHYDTM1 (SSUSB_SIFSLV_U2PHY_COM_BASE + 0x006C)
89 #define P2C_RG_UART_EN BIT(16)
90 #define P2C_RG_VBUSVALID BIT(5)
91 #define P2C_RG_SESSEND BIT(4)
92 #define P2C_RG_AVALID BIT(2)
94 #define U3P_U3_PHYA_REG0 (SSUSB_USB30_PHYA_SIV_B_BASE + 0x0000)
95 #define P3A_RG_U3_VUSB10_ON BIT(5)
97 #define U3P_U3_PHYA_REG6 (SSUSB_USB30_PHYA_SIV_B_BASE + 0x0018)
98 #define P3A_RG_TX_EIDLE_CM GENMASK(31, 28)
99 #define P3A_RG_TX_EIDLE_CM_VAL(x) ((0xf & (x)) << 28)
101 #define U3P_U3_PHYA_REG9 (SSUSB_USB30_PHYA_SIV_B_BASE + 0x0024)
102 #define P3A_RG_RX_DAC_MUX GENMASK(5, 1)
103 #define P3A_RG_RX_DAC_MUX_VAL(x) ((0x1f & (x)) << 1)
105 #define U3P_U3PHYA_DA_REG0 (SSUSB_SIFSLV_U3PHYA_DA_BASE + 0x0000)
106 #define P3A_RG_XTAL_EXT_EN_U3 GENMASK(11, 10)
107 #define P3A_RG_XTAL_EXT_EN_U3_VAL(x) ((0x3 & (x)) << 10)
109 #define U3P_PHYD_CDR1 (SSUSB_SIFSLV_U3PHYD_BASE + 0x005c)
110 #define P3D_RG_CDR_BIR_LTD1 GENMASK(28, 24)
111 #define P3D_RG_CDR_BIR_LTD1_VAL(x) ((0x1f & (x)) << 24)
112 #define P3D_RG_CDR_BIR_LTD0 GENMASK(12, 8)
113 #define P3D_RG_CDR_BIR_LTD0_VAL(x) ((0x1f & (x)) << 8)
115 #define U3P_XTALCTL3 (SSUSB_SIFSLV_SPLLC + 0x0018)
116 #define XC3_RG_U3_XTAL_RX_PWD BIT(9)
117 #define XC3_RG_U3_FRC_XTAL_RX_PWD BIT(8)
119 #define U3P_U2FREQ_FMCR0 (SSUSB_SIFSLV_U2FREQ + 0x00)
120 #define P2F_RG_MONCLK_SEL GENMASK(27, 26)
121 #define P2F_RG_MONCLK_SEL_VAL(x) ((0x3 & (x)) << 26)
122 #define P2F_RG_FREQDET_EN BIT(24)
123 #define P2F_RG_CYCLECNT GENMASK(23, 0)
124 #define P2F_RG_CYCLECNT_VAL(x) ((P2F_RG_CYCLECNT) & (x))
126 #define U3P_U2FREQ_VALUE (SSUSB_SIFSLV_U2FREQ + 0x0c)
128 #define U3P_U2FREQ_FMMONR1 (SSUSB_SIFSLV_U2FREQ + 0x10)
129 #define P2F_USB_FM_VALID BIT(0)
130 #define P2F_RG_FRCK_EN BIT(8)
132 #define U3P_REF_CLK 26 /* MHZ */
133 #define U3P_SLEW_RATE_COEF 28
134 #define U3P_SR_COEF_DIVISOR 1000
135 #define U3P_FM_DET_CYCLE_CNT 1024
137 struct mt65xx_phy_instance
{
139 void __iomem
*port_base
;
144 struct mt65xx_u3phy
{
146 void __iomem
*sif_base
; /* include sif2, but exclude port's */
147 struct clk
*u3phya_ref
; /* reference clock of usb3 anolog phy */
148 struct mt65xx_phy_instance
**phys
;
152 static void hs_slew_rate_calibrate(struct mt65xx_u3phy
*u3phy
,
153 struct mt65xx_phy_instance
*instance
)
155 void __iomem
*sif_base
= u3phy
->sif_base
;
160 /* enable USB ring oscillator */
161 tmp
= readl(instance
->port_base
+ U3P_USBPHYACR5
);
162 tmp
|= PA5_RG_U2_HSTX_SRCAL_EN
;
163 writel(tmp
, instance
->port_base
+ U3P_USBPHYACR5
);
166 /*enable free run clock */
167 tmp
= readl(sif_base
+ U3P_U2FREQ_FMMONR1
);
168 tmp
|= P2F_RG_FRCK_EN
;
169 writel(tmp
, sif_base
+ U3P_U2FREQ_FMMONR1
);
171 /* set cycle count as 1024, and select u2 channel */
172 tmp
= readl(sif_base
+ U3P_U2FREQ_FMCR0
);
173 tmp
&= ~(P2F_RG_CYCLECNT
| P2F_RG_MONCLK_SEL
);
174 tmp
|= P2F_RG_CYCLECNT_VAL(U3P_FM_DET_CYCLE_CNT
);
175 tmp
|= P2F_RG_MONCLK_SEL_VAL(instance
->index
);
176 writel(tmp
, sif_base
+ U3P_U2FREQ_FMCR0
);
178 /* enable frequency meter */
179 tmp
= readl(sif_base
+ U3P_U2FREQ_FMCR0
);
180 tmp
|= P2F_RG_FREQDET_EN
;
181 writel(tmp
, sif_base
+ U3P_U2FREQ_FMCR0
);
183 /* ignore return value */
184 readl_poll_timeout(sif_base
+ U3P_U2FREQ_FMMONR1
, tmp
,
185 (tmp
& P2F_USB_FM_VALID
), 10, 200);
187 fm_out
= readl(sif_base
+ U3P_U2FREQ_VALUE
);
189 /* disable frequency meter */
190 tmp
= readl(sif_base
+ U3P_U2FREQ_FMCR0
);
191 tmp
&= ~P2F_RG_FREQDET_EN
;
192 writel(tmp
, sif_base
+ U3P_U2FREQ_FMCR0
);
194 /*disable free run clock */
195 tmp
= readl(sif_base
+ U3P_U2FREQ_FMMONR1
);
196 tmp
&= ~P2F_RG_FRCK_EN
;
197 writel(tmp
, sif_base
+ U3P_U2FREQ_FMMONR1
);
200 /* ( 1024 / FM_OUT ) x reference clock frequency x 0.028 */
201 tmp
= U3P_FM_DET_CYCLE_CNT
* U3P_REF_CLK
* U3P_SLEW_RATE_COEF
;
203 calibration_val
= DIV_ROUND_CLOSEST(tmp
, U3P_SR_COEF_DIVISOR
);
205 /* if FM detection fail, set default value */
208 dev_dbg(u3phy
->dev
, "phy:%d, fm_out:%d, calib:%d\n",
209 instance
->index
, fm_out
, calibration_val
);
211 /* set HS slew rate */
212 tmp
= readl(instance
->port_base
+ U3P_USBPHYACR5
);
213 tmp
&= ~PA5_RG_U2_HSTX_SRCTRL
;
214 tmp
|= PA5_RG_U2_HSTX_SRCTRL_VAL(calibration_val
);
215 writel(tmp
, instance
->port_base
+ U3P_USBPHYACR5
);
217 /* disable USB ring oscillator */
218 tmp
= readl(instance
->port_base
+ U3P_USBPHYACR5
);
219 tmp
&= ~PA5_RG_U2_HSTX_SRCAL_EN
;
220 writel(tmp
, instance
->port_base
+ U3P_USBPHYACR5
);
223 static void phy_instance_init(struct mt65xx_u3phy
*u3phy
,
224 struct mt65xx_phy_instance
*instance
)
226 void __iomem
*port_base
= instance
->port_base
;
227 u32 index
= instance
->index
;
230 /* switch to USB function. (system register, force ip into usb mode) */
231 tmp
= readl(port_base
+ U3P_U2PHYDTM0
);
232 tmp
&= ~P2C_FORCE_UART_EN
;
233 tmp
|= P2C_RG_XCVRSEL_VAL(1) | P2C_RG_DATAIN_VAL(0);
234 writel(tmp
, port_base
+ U3P_U2PHYDTM0
);
236 tmp
= readl(port_base
+ U3P_U2PHYDTM1
);
237 tmp
&= ~P2C_RG_UART_EN
;
238 writel(tmp
, port_base
+ U3P_U2PHYDTM1
);
241 tmp
= readl(port_base
+ U3P_U2PHYACR4
);
242 tmp
&= ~P2C_U2_GPIO_CTR_MSK
;
243 writel(tmp
, port_base
+ U3P_U2PHYACR4
);
245 tmp
= readl(port_base
+ U3P_USBPHYACR2
);
246 tmp
|= PA2_RG_SIF_U2PLL_FORCE_EN
;
247 writel(tmp
, port_base
+ U3P_USBPHYACR2
);
249 tmp
= readl(port_base
+ U3D_U2PHYDCR0
);
250 tmp
&= ~P2C_RG_SIF_U2PLL_FORCE_ON
;
251 writel(tmp
, port_base
+ U3D_U2PHYDCR0
);
253 tmp
= readl(port_base
+ U3D_U2PHYDCR0
);
254 tmp
|= P2C_RG_SIF_U2PLL_FORCE_ON
;
255 writel(tmp
, port_base
+ U3D_U2PHYDCR0
);
257 tmp
= readl(port_base
+ U3P_U2PHYDTM0
);
258 tmp
|= P2C_RG_SUSPENDM
| P2C_FORCE_SUSPENDM
;
259 writel(tmp
, port_base
+ U3P_U2PHYDTM0
);
262 tmp
= readl(port_base
+ U3P_USBPHYACR6
);
263 tmp
&= ~PA6_RG_U2_BC11_SW_EN
; /* DP/DM BC1.1 path Disable */
264 tmp
&= ~PA6_RG_U2_SQTH
;
265 tmp
|= PA6_RG_U2_SQTH_VAL(2);
266 writel(tmp
, port_base
+ U3P_USBPHYACR6
);
268 tmp
= readl(port_base
+ U3P_U3PHYA_DA_REG0
);
269 tmp
&= ~P3A_RG_XTAL_EXT_EN_U3
;
270 tmp
|= P3A_RG_XTAL_EXT_EN_U3_VAL(2);
271 writel(tmp
, port_base
+ U3P_U3PHYA_DA_REG0
);
273 tmp
= readl(port_base
+ U3P_U3_PHYA_REG9
);
274 tmp
&= ~P3A_RG_RX_DAC_MUX
;
275 tmp
|= P3A_RG_RX_DAC_MUX_VAL(4);
276 writel(tmp
, port_base
+ U3P_U3_PHYA_REG9
);
278 tmp
= readl(port_base
+ U3P_U3_PHYA_REG6
);
279 tmp
&= ~P3A_RG_TX_EIDLE_CM
;
280 tmp
|= P3A_RG_TX_EIDLE_CM_VAL(0xe);
281 writel(tmp
, port_base
+ U3P_U3_PHYA_REG6
);
283 tmp
= readl(port_base
+ U3P_PHYD_CDR1
);
284 tmp
&= ~(P3D_RG_CDR_BIR_LTD0
| P3D_RG_CDR_BIR_LTD1
);
285 tmp
|= P3D_RG_CDR_BIR_LTD0_VAL(0xc) | P3D_RG_CDR_BIR_LTD1_VAL(0x3);
286 writel(tmp
, port_base
+ U3P_PHYD_CDR1
);
288 dev_dbg(u3phy
->dev
, "%s(%d)\n", __func__
, index
);
291 static void phy_instance_power_on(struct mt65xx_u3phy
*u3phy
,
292 struct mt65xx_phy_instance
*instance
)
294 void __iomem
*port_base
= instance
->port_base
;
295 u32 index
= instance
->index
;
299 /* Set RG_SSUSB_VUSB10_ON as 1 after VUSB10 ready */
300 tmp
= readl(port_base
+ U3P_U3_PHYA_REG0
);
301 tmp
|= P3A_RG_U3_VUSB10_ON
;
302 writel(tmp
, port_base
+ U3P_U3_PHYA_REG0
);
305 /* (force_suspendm=0) (let suspendm=1, enable usb 480MHz pll) */
306 tmp
= readl(port_base
+ U3P_U2PHYDTM0
);
307 tmp
&= ~(P2C_FORCE_SUSPENDM
| P2C_RG_XCVRSEL
);
308 tmp
&= ~(P2C_RG_DATAIN
| P2C_DTM0_PART_MASK
);
309 writel(tmp
, port_base
+ U3P_U2PHYDTM0
);
312 tmp
= readl(port_base
+ U3P_USBPHYACR6
);
313 tmp
|= PA6_RG_U2_OTG_VBUSCMP_EN
;
314 writel(tmp
, port_base
+ U3P_USBPHYACR6
);
317 tmp
= readl(u3phy
->sif_base
+ U3P_XTALCTL3
);
318 tmp
|= XC3_RG_U3_XTAL_RX_PWD
| XC3_RG_U3_FRC_XTAL_RX_PWD
;
319 writel(tmp
, u3phy
->sif_base
+ U3P_XTALCTL3
);
321 /* [mt8173]switch 100uA current to SSUSB */
322 tmp
= readl(port_base
+ U3P_USBPHYACR5
);
323 tmp
|= PA5_RG_U2_HS_100U_U3_EN
;
324 writel(tmp
, port_base
+ U3P_USBPHYACR5
);
327 tmp
= readl(port_base
+ U3P_U2PHYDTM1
);
328 tmp
|= P2C_RG_VBUSVALID
| P2C_RG_AVALID
;
329 tmp
&= ~P2C_RG_SESSEND
;
330 writel(tmp
, port_base
+ U3P_U2PHYDTM1
);
332 /* USB 2.0 slew rate calibration */
333 tmp
= readl(port_base
+ U3P_USBPHYACR5
);
334 tmp
&= ~PA5_RG_U2_HSTX_SRCTRL
;
335 tmp
|= PA5_RG_U2_HSTX_SRCTRL_VAL(4);
336 writel(tmp
, port_base
+ U3P_USBPHYACR5
);
339 tmp
= readl(port_base
+ U3D_U2PHYDCR0
);
340 tmp
|= P2C_RG_SIF_U2PLL_FORCE_ON
;
341 writel(tmp
, port_base
+ U3D_U2PHYDCR0
);
343 tmp
= readl(port_base
+ U3P_U2PHYDTM0
);
344 tmp
|= P2C_RG_SUSPENDM
| P2C_FORCE_SUSPENDM
;
345 writel(tmp
, port_base
+ U3P_U2PHYDTM0
);
347 dev_dbg(u3phy
->dev
, "%s(%d)\n", __func__
, index
);
350 static void phy_instance_power_off(struct mt65xx_u3phy
*u3phy
,
351 struct mt65xx_phy_instance
*instance
)
353 void __iomem
*port_base
= instance
->port_base
;
354 u32 index
= instance
->index
;
357 tmp
= readl(port_base
+ U3P_U2PHYDTM0
);
358 tmp
&= ~(P2C_RG_XCVRSEL
| P2C_RG_DATAIN
);
359 tmp
|= P2C_FORCE_SUSPENDM
;
360 writel(tmp
, port_base
+ U3P_U2PHYDTM0
);
363 tmp
= readl(port_base
+ U3P_USBPHYACR6
);
364 tmp
&= ~PA6_RG_U2_OTG_VBUSCMP_EN
;
365 writel(tmp
, port_base
+ U3P_USBPHYACR6
);
368 /* switch 100uA current back to USB2.0 */
369 tmp
= readl(port_base
+ U3P_USBPHYACR5
);
370 tmp
&= ~PA5_RG_U2_HS_100U_U3_EN
;
371 writel(tmp
, port_base
+ U3P_USBPHYACR5
);
374 /* let suspendm=0, set utmi into analog power down */
375 tmp
= readl(port_base
+ U3P_U2PHYDTM0
);
376 tmp
&= ~P2C_RG_SUSPENDM
;
377 writel(tmp
, port_base
+ U3P_U2PHYDTM0
);
380 tmp
= readl(port_base
+ U3P_U2PHYDTM1
);
381 tmp
&= ~(P2C_RG_VBUSVALID
| P2C_RG_AVALID
);
382 tmp
|= P2C_RG_SESSEND
;
383 writel(tmp
, port_base
+ U3P_U2PHYDTM1
);
386 tmp
= readl(port_base
+ U3P_U3_PHYA_REG0
);
387 tmp
&= ~P3A_RG_U3_VUSB10_ON
;
388 writel(tmp
, port_base
+ U3P_U3_PHYA_REG0
);
390 tmp
= readl(port_base
+ U3D_U2PHYDCR0
);
391 tmp
&= ~P2C_RG_SIF_U2PLL_FORCE_ON
;
392 writel(tmp
, port_base
+ U3D_U2PHYDCR0
);
395 dev_dbg(u3phy
->dev
, "%s(%d)\n", __func__
, index
);
398 static void phy_instance_exit(struct mt65xx_u3phy
*u3phy
,
399 struct mt65xx_phy_instance
*instance
)
401 void __iomem
*port_base
= instance
->port_base
;
402 u32 index
= instance
->index
;
406 tmp
= readl(port_base
+ U3D_U2PHYDCR0
);
407 tmp
&= ~P2C_RG_SIF_U2PLL_FORCE_ON
;
408 writel(tmp
, port_base
+ U3D_U2PHYDCR0
);
410 tmp
= readl(port_base
+ U3P_U2PHYDTM0
);
411 tmp
&= ~P2C_FORCE_SUSPENDM
;
412 writel(tmp
, port_base
+ U3P_U2PHYDTM0
);
416 static int mt65xx_phy_init(struct phy
*phy
)
418 struct mt65xx_phy_instance
*instance
= phy_get_drvdata(phy
);
419 struct mt65xx_u3phy
*u3phy
= dev_get_drvdata(phy
->dev
.parent
);
422 ret
= clk_prepare_enable(u3phy
->u3phya_ref
);
424 dev_err(u3phy
->dev
, "failed to enable u3phya_ref\n");
428 phy_instance_init(u3phy
, instance
);
432 static int mt65xx_phy_power_on(struct phy
*phy
)
434 struct mt65xx_phy_instance
*instance
= phy_get_drvdata(phy
);
435 struct mt65xx_u3phy
*u3phy
= dev_get_drvdata(phy
->dev
.parent
);
437 phy_instance_power_on(u3phy
, instance
);
438 hs_slew_rate_calibrate(u3phy
, instance
);
442 static int mt65xx_phy_power_off(struct phy
*phy
)
444 struct mt65xx_phy_instance
*instance
= phy_get_drvdata(phy
);
445 struct mt65xx_u3phy
*u3phy
= dev_get_drvdata(phy
->dev
.parent
);
447 phy_instance_power_off(u3phy
, instance
);
451 static int mt65xx_phy_exit(struct phy
*phy
)
453 struct mt65xx_phy_instance
*instance
= phy_get_drvdata(phy
);
454 struct mt65xx_u3phy
*u3phy
= dev_get_drvdata(phy
->dev
.parent
);
456 phy_instance_exit(u3phy
, instance
);
457 clk_disable_unprepare(u3phy
->u3phya_ref
);
461 static struct phy
*mt65xx_phy_xlate(struct device
*dev
,
462 struct of_phandle_args
*args
)
464 struct mt65xx_u3phy
*u3phy
= dev_get_drvdata(dev
);
465 struct mt65xx_phy_instance
*instance
= NULL
;
466 struct device_node
*phy_np
= args
->np
;
470 if (args
->args_count
!= 1) {
471 dev_err(dev
, "invalid number of cells in 'phy' property\n");
472 return ERR_PTR(-EINVAL
);
475 for (index
= 0; index
< u3phy
->nphys
; index
++)
476 if (phy_np
== u3phy
->phys
[index
]->phy
->dev
.of_node
) {
477 instance
= u3phy
->phys
[index
];
482 dev_err(dev
, "failed to find appropriate phy\n");
483 return ERR_PTR(-EINVAL
);
486 instance
->type
= args
->args
[0];
488 if (!(instance
->type
== PHY_TYPE_USB2
||
489 instance
->type
== PHY_TYPE_USB3
)) {
490 dev_err(dev
, "unsupported device type: %d\n", instance
->type
);
491 return ERR_PTR(-EINVAL
);
494 return instance
->phy
;
497 static struct phy_ops mt65xx_u3phy_ops
= {
498 .init
= mt65xx_phy_init
,
499 .exit
= mt65xx_phy_exit
,
500 .power_on
= mt65xx_phy_power_on
,
501 .power_off
= mt65xx_phy_power_off
,
502 .owner
= THIS_MODULE
,
505 static int mt65xx_u3phy_probe(struct platform_device
*pdev
)
507 struct device
*dev
= &pdev
->dev
;
508 struct device_node
*np
= dev
->of_node
;
509 struct device_node
*child_np
;
510 struct phy_provider
*provider
;
511 struct resource
*sif_res
;
512 struct mt65xx_u3phy
*u3phy
;
516 u3phy
= devm_kzalloc(dev
, sizeof(*u3phy
), GFP_KERNEL
);
520 u3phy
->nphys
= of_get_child_count(np
);
521 u3phy
->phys
= devm_kcalloc(dev
, u3phy
->nphys
,
522 sizeof(*u3phy
->phys
), GFP_KERNEL
);
527 platform_set_drvdata(pdev
, u3phy
);
529 sif_res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
530 u3phy
->sif_base
= devm_ioremap_resource(dev
, sif_res
);
531 if (IS_ERR(u3phy
->sif_base
)) {
532 dev_err(dev
, "failed to remap sif regs\n");
533 return PTR_ERR(u3phy
->sif_base
);
536 u3phy
->u3phya_ref
= devm_clk_get(dev
, "u3phya_ref");
537 if (IS_ERR(u3phy
->u3phya_ref
)) {
538 dev_err(dev
, "error to get u3phya_ref\n");
539 return PTR_ERR(u3phy
->u3phya_ref
);
543 for_each_child_of_node(np
, child_np
) {
544 struct mt65xx_phy_instance
*instance
;
547 instance
= devm_kzalloc(dev
, sizeof(*instance
), GFP_KERNEL
);
553 u3phy
->phys
[port
] = instance
;
555 phy
= devm_phy_create(dev
, child_np
, &mt65xx_u3phy_ops
);
557 dev_err(dev
, "failed to create phy\n");
558 retval
= PTR_ERR(phy
);
562 retval
= of_address_to_resource(child_np
, 0, &res
);
564 dev_err(dev
, "failed to get address resource(id-%d)\n",
569 instance
->port_base
= devm_ioremap_resource(&phy
->dev
, &res
);
570 if (IS_ERR(instance
->port_base
)) {
571 dev_err(dev
, "failed to remap phy regs\n");
572 retval
= PTR_ERR(instance
->port_base
);
577 instance
->index
= port
;
578 phy_set_drvdata(phy
, instance
);
582 provider
= devm_of_phy_provider_register(dev
, mt65xx_phy_xlate
);
584 return PTR_ERR_OR_ZERO(provider
);
586 of_node_put(child_np
);
590 static const struct of_device_id mt65xx_u3phy_id_table
[] = {
591 { .compatible
= "mediatek,mt8173-u3phy", },
594 MODULE_DEVICE_TABLE(of
, mt65xx_u3phy_id_table
);
596 static struct platform_driver mt65xx_u3phy_driver
= {
597 .probe
= mt65xx_u3phy_probe
,
599 .name
= "mt65xx-u3phy",
600 .of_match_table
= mt65xx_u3phy_id_table
,
604 module_platform_driver(mt65xx_u3phy_driver
);
606 MODULE_AUTHOR("Chunfeng Yun <chunfeng.yun@mediatek.com>");
607 MODULE_DESCRIPTION("mt65xx USB PHY driver");
608 MODULE_LICENSE("GPL v2");