1 /* typhoon.c: A Linux Ethernet device driver for 3Com 3CR990 family of NICs */
3 Written 2002-2004 by David Dillow <dave@thedillows.org>
4 Based on code written 1998-2000 by Donald Becker <becker@scyld.com> and
5 Linux 2.2.x driver by David P. McLean <davidpmclean@yahoo.com>.
7 This software may be used and distributed according to the terms of
8 the GNU General Public License (GPL), incorporated herein by reference.
9 Drivers based on or derived from this code fall under the GPL and must
10 retain the authorship, copyright and license notice. This file is not
11 a complete program and may only be used when the entire operating
12 system is licensed under the GPL.
14 This software is available on a public web site. It may enable
15 cryptographic capabilities of the 3Com hardware, and may be
16 exported from the United States under License Exception "TSU"
17 pursuant to 15 C.F.R. Section 740.13(e).
19 This work was funded by the National Library of Medicine under
20 the Department of Energy project number 0274DD06D1 and NLM project
23 This driver is designed for the 3Com 3CR990 Family of cards with the
24 3XP Processor. It has been tested on x86 and sparc64.
27 *) Cannot DMA Rx packets to a 2 byte aligned address. Also firmware
28 issue. Hopefully 3Com will fix it.
29 *) Waiting for a command response takes 8ms due to non-preemptable
30 polling. Only significant for getting stats and creating
31 SAs, but an ugly wart never the less.
34 *) Doesn't do IPSEC offloading. Yet. Keep yer pants on, it's coming.
35 *) Add more support for ethtool (especially for NIC stats)
36 *) Allow disabling of RX checksum offloading
37 *) Fix MAC changing to work while the interface is up
38 (Need to put commands on the TX ring, which changes
40 *) Add in FCS to {rx,tx}_bytes, since the hardware doesn't. See
41 http://oss.sgi.com/cgi-bin/mesg.cgi?a=netdev&i=20031215152211.7003fe8e.rddunlap%40osdl.org
44 /* Set the copy breakpoint for the copy-only-tiny-frames scheme.
45 * Setting to > 1518 effectively disables this feature.
47 static int rx_copybreak
= 200;
49 /* Should we use MMIO or Port IO?
52 * 2: Try MMIO, fallback to Port IO
54 static unsigned int use_mmio
= 2;
56 /* end user-configurable values */
58 /* Maximum number of multicast addresses to filter (vs. rx-all-multicast).
60 static const int multicast_filter_limit
= 32;
62 /* Operational parameters that are set at compile time. */
64 /* Keep the ring sizes a power of two for compile efficiency.
65 * The compiler will convert <unsigned>'%'<2^N> into a bit mask.
66 * Making the Tx ring too large decreases the effectiveness of channel
67 * bonding and packet priority.
68 * There are no ill effects from too-large receive rings.
70 * We don't currently use the Hi Tx ring so, don't make it very big.
72 * Beware that if we start using the Hi Tx ring, we will need to change
73 * typhoon_num_free_tx() and typhoon_tx_complete() to account for that.
75 #define TXHI_ENTRIES 2
76 #define TXLO_ENTRIES 128
78 #define COMMAND_ENTRIES 16
79 #define RESPONSE_ENTRIES 32
81 #define COMMAND_RING_SIZE (COMMAND_ENTRIES * sizeof(struct cmd_desc))
82 #define RESPONSE_RING_SIZE (RESPONSE_ENTRIES * sizeof(struct resp_desc))
84 /* The 3XP will preload and remove 64 entries from the free buffer
85 * list, and we need one entry to keep the ring from wrapping, so
86 * to keep this a power of two, we use 128 entries.
88 #define RXFREE_ENTRIES 128
89 #define RXENT_ENTRIES (RXFREE_ENTRIES - 1)
91 /* Operational parameters that usually are not changed. */
93 /* Time in jiffies before concluding the transmitter is hung. */
94 #define TX_TIMEOUT (2*HZ)
96 #define PKT_BUF_SZ 1536
97 #define FIRMWARE_NAME "3com/typhoon.bin"
99 #define pr_fmt(fmt) KBUILD_MODNAME " " fmt
101 #include <linux/module.h>
102 #include <linux/kernel.h>
103 #include <linux/sched.h>
104 #include <linux/string.h>
105 #include <linux/timer.h>
106 #include <linux/errno.h>
107 #include <linux/ioport.h>
108 #include <linux/interrupt.h>
109 #include <linux/pci.h>
110 #include <linux/netdevice.h>
111 #include <linux/etherdevice.h>
112 #include <linux/skbuff.h>
113 #include <linux/mm.h>
114 #include <linux/init.h>
115 #include <linux/delay.h>
116 #include <linux/ethtool.h>
117 #include <linux/if_vlan.h>
118 #include <linux/crc32.h>
119 #include <linux/bitops.h>
120 #include <asm/processor.h>
122 #include <asm/uaccess.h>
123 #include <linux/in6.h>
124 #include <linux/dma-mapping.h>
125 #include <linux/firmware.h>
129 MODULE_AUTHOR("David Dillow <dave@thedillows.org>");
130 MODULE_VERSION("1.0");
131 MODULE_LICENSE("GPL");
132 MODULE_FIRMWARE(FIRMWARE_NAME
);
133 MODULE_DESCRIPTION("3Com Typhoon Family (3C990, 3CR990, and variants)");
134 MODULE_PARM_DESC(rx_copybreak
, "Packets smaller than this are copied and "
135 "the buffer given back to the NIC. Default "
137 MODULE_PARM_DESC(use_mmio
, "Use MMIO (1) or PIO(0) to access the NIC. "
138 "Default is to try MMIO and fallback to PIO.");
139 module_param(rx_copybreak
, int, 0);
140 module_param(use_mmio
, int, 0);
142 #if defined(NETIF_F_TSO) && MAX_SKB_FRAGS > 32
143 #warning Typhoon only supports 32 entries in its SG list for TSO, disabling TSO
147 #if TXLO_ENTRIES <= (2 * MAX_SKB_FRAGS)
148 #error TX ring too small!
151 struct typhoon_card_info
{
153 const int capabilities
;
156 #define TYPHOON_CRYPTO_NONE 0x00
157 #define TYPHOON_CRYPTO_DES 0x01
158 #define TYPHOON_CRYPTO_3DES 0x02
159 #define TYPHOON_CRYPTO_VARIABLE 0x04
160 #define TYPHOON_FIBER 0x08
161 #define TYPHOON_WAKEUP_NEEDS_RESET 0x10
164 TYPHOON_TX
= 0, TYPHOON_TX95
, TYPHOON_TX97
, TYPHOON_SVR
,
165 TYPHOON_SVR95
, TYPHOON_SVR97
, TYPHOON_TXM
, TYPHOON_BSVR
,
166 TYPHOON_FX95
, TYPHOON_FX97
, TYPHOON_FX95SVR
, TYPHOON_FX97SVR
,
170 /* directly indexed by enum typhoon_cards, above */
171 static struct typhoon_card_info typhoon_card_info
[] __devinitdata
= {
172 { "3Com Typhoon (3C990-TX)",
173 TYPHOON_CRYPTO_NONE
},
174 { "3Com Typhoon (3CR990-TX-95)",
176 { "3Com Typhoon (3CR990-TX-97)",
177 TYPHOON_CRYPTO_DES
| TYPHOON_CRYPTO_3DES
},
178 { "3Com Typhoon (3C990SVR)",
179 TYPHOON_CRYPTO_NONE
},
180 { "3Com Typhoon (3CR990SVR95)",
182 { "3Com Typhoon (3CR990SVR97)",
183 TYPHOON_CRYPTO_DES
| TYPHOON_CRYPTO_3DES
},
184 { "3Com Typhoon2 (3C990B-TX-M)",
185 TYPHOON_CRYPTO_VARIABLE
},
186 { "3Com Typhoon2 (3C990BSVR)",
187 TYPHOON_CRYPTO_VARIABLE
},
188 { "3Com Typhoon (3CR990-FX-95)",
189 TYPHOON_CRYPTO_DES
| TYPHOON_FIBER
},
190 { "3Com Typhoon (3CR990-FX-97)",
191 TYPHOON_CRYPTO_DES
| TYPHOON_CRYPTO_3DES
| TYPHOON_FIBER
},
192 { "3Com Typhoon (3CR990-FX-95 Server)",
193 TYPHOON_CRYPTO_DES
| TYPHOON_FIBER
},
194 { "3Com Typhoon (3CR990-FX-97 Server)",
195 TYPHOON_CRYPTO_DES
| TYPHOON_CRYPTO_3DES
| TYPHOON_FIBER
},
196 { "3Com Typhoon2 (3C990B-FX-97)",
197 TYPHOON_CRYPTO_VARIABLE
| TYPHOON_FIBER
},
200 /* Notes on the new subsystem numbering scheme:
201 * bits 0-1 indicate crypto capabilities: (0) variable, (1) DES, or (2) 3DES
202 * bit 4 indicates if this card has secured firmware (we don't support it)
203 * bit 8 indicates if this is a (0) copper or (1) fiber card
204 * bits 12-16 indicate card type: (0) client and (1) server
206 static DEFINE_PCI_DEVICE_TABLE(typhoon_pci_tbl
) = {
207 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990
,
208 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,TYPHOON_TX
},
209 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990_TX_95
,
210 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, TYPHOON_TX95
},
211 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990_TX_97
,
212 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, TYPHOON_TX97
},
213 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990B
,
214 PCI_ANY_ID
, 0x1000, 0, 0, TYPHOON_TXM
},
215 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990B
,
216 PCI_ANY_ID
, 0x1102, 0, 0, TYPHOON_FXM
},
217 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990B
,
218 PCI_ANY_ID
, 0x2000, 0, 0, TYPHOON_BSVR
},
219 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990_FX
,
220 PCI_ANY_ID
, 0x1101, 0, 0, TYPHOON_FX95
},
221 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990_FX
,
222 PCI_ANY_ID
, 0x1102, 0, 0, TYPHOON_FX97
},
223 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990_FX
,
224 PCI_ANY_ID
, 0x2101, 0, 0, TYPHOON_FX95SVR
},
225 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990_FX
,
226 PCI_ANY_ID
, 0x2102, 0, 0, TYPHOON_FX97SVR
},
227 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990SVR95
,
228 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, TYPHOON_SVR95
},
229 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990SVR97
,
230 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, TYPHOON_SVR97
},
231 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990SVR
,
232 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, TYPHOON_SVR
},
235 MODULE_DEVICE_TABLE(pci
, typhoon_pci_tbl
);
237 /* Define the shared memory area
238 * Align everything the 3XP will normally be using.
239 * We'll need to move/align txHi if we start using that ring.
241 #define __3xp_aligned ____cacheline_aligned
242 struct typhoon_shared
{
243 struct typhoon_interface iface
;
244 struct typhoon_indexes indexes __3xp_aligned
;
245 struct tx_desc txLo
[TXLO_ENTRIES
] __3xp_aligned
;
246 struct rx_desc rxLo
[RX_ENTRIES
] __3xp_aligned
;
247 struct rx_desc rxHi
[RX_ENTRIES
] __3xp_aligned
;
248 struct cmd_desc cmd
[COMMAND_ENTRIES
] __3xp_aligned
;
249 struct resp_desc resp
[RESPONSE_ENTRIES
] __3xp_aligned
;
250 struct rx_free rxBuff
[RXFREE_ENTRIES
] __3xp_aligned
;
252 struct tx_desc txHi
[TXHI_ENTRIES
];
261 /* Tx cache line section */
262 struct transmit_ring txLoRing ____cacheline_aligned
;
263 struct pci_dev
* tx_pdev
;
264 void __iomem
*tx_ioaddr
;
267 /* Irq/Rx cache line section */
268 void __iomem
*ioaddr ____cacheline_aligned
;
269 struct typhoon_indexes
*indexes
;
274 struct basic_ring rxLoRing
;
275 struct pci_dev
* pdev
;
276 struct net_device
* dev
;
277 struct napi_struct napi
;
278 struct basic_ring rxHiRing
;
279 struct basic_ring rxBuffRing
;
280 struct rxbuff_ent rxbuffers
[RXENT_ENTRIES
];
282 /* general section */
283 spinlock_t command_lock ____cacheline_aligned
;
284 struct basic_ring cmdRing
;
285 struct basic_ring respRing
;
286 struct net_device_stats stats
;
287 struct net_device_stats stats_saved
;
288 struct typhoon_shared
* shared
;
289 dma_addr_t shared_dma
;
294 /* unused stuff (future use) */
296 struct transmit_ring txHiRing
;
299 enum completion_wait_values
{
300 NoWait
= 0, WaitNoSleep
, WaitSleep
,
303 /* These are the values for the typhoon.card_state variable.
304 * These determine where the statistics will come from in get_stats().
305 * The sleep image does not support the statistics we need.
308 Sleeping
= 0, Running
,
311 /* PCI writes are not guaranteed to be posted in order, but outstanding writes
312 * cannot pass a read, so this forces current writes to post.
314 #define typhoon_post_pci_writes(x) \
315 do { if(likely(use_mmio)) ioread32(x+TYPHOON_REG_HEARTBEAT); } while(0)
317 /* We'll wait up to six seconds for a reset, and half a second normally.
319 #define TYPHOON_UDELAY 50
320 #define TYPHOON_RESET_TIMEOUT_SLEEP (6 * HZ)
321 #define TYPHOON_RESET_TIMEOUT_NOSLEEP ((6 * 1000000) / TYPHOON_UDELAY)
322 #define TYPHOON_WAIT_TIMEOUT ((1000000 / 2) / TYPHOON_UDELAY)
324 #if defined(NETIF_F_TSO)
325 #define skb_tso_size(x) (skb_shinfo(x)->gso_size)
326 #define TSO_NUM_DESCRIPTORS 2
327 #define TSO_OFFLOAD_ON TYPHOON_OFFLOAD_TCP_SEGMENT
329 #define NETIF_F_TSO 0
330 #define skb_tso_size(x) 0
331 #define TSO_NUM_DESCRIPTORS 0
332 #define TSO_OFFLOAD_ON 0
336 typhoon_inc_index(u32
*index
, const int count
, const int num_entries
)
338 /* Increment a ring index -- we can use this for all rings execept
339 * the Rx rings, as they use different size descriptors
340 * otherwise, everything is the same size as a cmd_desc
342 *index
+= count
* sizeof(struct cmd_desc
);
343 *index
%= num_entries
* sizeof(struct cmd_desc
);
347 typhoon_inc_cmd_index(u32
*index
, const int count
)
349 typhoon_inc_index(index
, count
, COMMAND_ENTRIES
);
353 typhoon_inc_resp_index(u32
*index
, const int count
)
355 typhoon_inc_index(index
, count
, RESPONSE_ENTRIES
);
359 typhoon_inc_rxfree_index(u32
*index
, const int count
)
361 typhoon_inc_index(index
, count
, RXFREE_ENTRIES
);
365 typhoon_inc_tx_index(u32
*index
, const int count
)
367 /* if we start using the Hi Tx ring, this needs updateing */
368 typhoon_inc_index(index
, count
, TXLO_ENTRIES
);
372 typhoon_inc_rx_index(u32
*index
, const int count
)
374 /* sizeof(struct rx_desc) != sizeof(struct cmd_desc) */
375 *index
+= count
* sizeof(struct rx_desc
);
376 *index
%= RX_ENTRIES
* sizeof(struct rx_desc
);
380 typhoon_reset(void __iomem
*ioaddr
, int wait_type
)
385 if(wait_type
== WaitNoSleep
)
386 timeout
= TYPHOON_RESET_TIMEOUT_NOSLEEP
;
388 timeout
= TYPHOON_RESET_TIMEOUT_SLEEP
;
390 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_MASK
);
391 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_STATUS
);
393 iowrite32(TYPHOON_RESET_ALL
, ioaddr
+ TYPHOON_REG_SOFT_RESET
);
394 typhoon_post_pci_writes(ioaddr
);
396 iowrite32(TYPHOON_RESET_NONE
, ioaddr
+ TYPHOON_REG_SOFT_RESET
);
398 if(wait_type
!= NoWait
) {
399 for(i
= 0; i
< timeout
; i
++) {
400 if(ioread32(ioaddr
+ TYPHOON_REG_STATUS
) ==
401 TYPHOON_STATUS_WAITING_FOR_HOST
)
404 if(wait_type
== WaitSleep
)
405 schedule_timeout_uninterruptible(1);
407 udelay(TYPHOON_UDELAY
);
414 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_MASK
);
415 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_STATUS
);
417 /* The 3XP seems to need a little extra time to complete the load
418 * of the sleep image before we can reliably boot it. Failure to
419 * do this occasionally results in a hung adapter after boot in
420 * typhoon_init_one() while trying to read the MAC address or
421 * putting the card to sleep. 3Com's driver waits 5ms, but
422 * that seems to be overkill. However, if we can sleep, we might
423 * as well give it that much time. Otherwise, we'll give it 500us,
424 * which should be enough (I've see it work well at 100us, but still
425 * saw occasional problems.)
427 if(wait_type
== WaitSleep
)
435 typhoon_wait_status(void __iomem
*ioaddr
, u32 wait_value
)
439 for(i
= 0; i
< TYPHOON_WAIT_TIMEOUT
; i
++) {
440 if(ioread32(ioaddr
+ TYPHOON_REG_STATUS
) == wait_value
)
442 udelay(TYPHOON_UDELAY
);
452 typhoon_media_status(struct net_device
*dev
, struct resp_desc
*resp
)
454 if(resp
->parm1
& TYPHOON_MEDIA_STAT_NO_LINK
)
455 netif_carrier_off(dev
);
457 netif_carrier_on(dev
);
461 typhoon_hello(struct typhoon
*tp
)
463 struct basic_ring
*ring
= &tp
->cmdRing
;
464 struct cmd_desc
*cmd
;
466 /* We only get a hello request if we've not sent anything to the
467 * card in a long while. If the lock is held, then we're in the
468 * process of issuing a command, so we don't need to respond.
470 if(spin_trylock(&tp
->command_lock
)) {
471 cmd
= (struct cmd_desc
*)(ring
->ringBase
+ ring
->lastWrite
);
472 typhoon_inc_cmd_index(&ring
->lastWrite
, 1);
474 INIT_COMMAND_NO_RESPONSE(cmd
, TYPHOON_CMD_HELLO_RESP
);
476 iowrite32(ring
->lastWrite
, tp
->ioaddr
+ TYPHOON_REG_CMD_READY
);
477 spin_unlock(&tp
->command_lock
);
482 typhoon_process_response(struct typhoon
*tp
, int resp_size
,
483 struct resp_desc
*resp_save
)
485 struct typhoon_indexes
*indexes
= tp
->indexes
;
486 struct resp_desc
*resp
;
487 u8
*base
= tp
->respRing
.ringBase
;
488 int count
, len
, wrap_len
;
492 cleared
= le32_to_cpu(indexes
->respCleared
);
493 ready
= le32_to_cpu(indexes
->respReady
);
494 while(cleared
!= ready
) {
495 resp
= (struct resp_desc
*)(base
+ cleared
);
496 count
= resp
->numDesc
+ 1;
497 if(resp_save
&& resp
->seqNo
) {
498 if(count
> resp_size
) {
499 resp_save
->flags
= TYPHOON_RESP_ERROR
;
504 len
= count
* sizeof(*resp
);
505 if(unlikely(cleared
+ len
> RESPONSE_RING_SIZE
)) {
506 wrap_len
= cleared
+ len
- RESPONSE_RING_SIZE
;
507 len
= RESPONSE_RING_SIZE
- cleared
;
510 memcpy(resp_save
, resp
, len
);
511 if(unlikely(wrap_len
)) {
512 resp_save
+= len
/ sizeof(*resp
);
513 memcpy(resp_save
, base
, wrap_len
);
517 } else if(resp
->cmd
== TYPHOON_CMD_READ_MEDIA_STATUS
) {
518 typhoon_media_status(tp
->dev
, resp
);
519 } else if(resp
->cmd
== TYPHOON_CMD_HELLO_RESP
) {
523 "dumping unexpected response 0x%04x:%d:0x%02x:0x%04x:%08x:%08x\n",
524 le16_to_cpu(resp
->cmd
),
525 resp
->numDesc
, resp
->flags
,
526 le16_to_cpu(resp
->parm1
),
527 le32_to_cpu(resp
->parm2
),
528 le32_to_cpu(resp
->parm3
));
532 typhoon_inc_resp_index(&cleared
, count
);
535 indexes
->respCleared
= cpu_to_le32(cleared
);
537 return resp_save
== NULL
;
541 typhoon_num_free(int lastWrite
, int lastRead
, int ringSize
)
543 /* this works for all descriptors but rx_desc, as they are a
544 * different size than the cmd_desc -- everyone else is the same
546 lastWrite
/= sizeof(struct cmd_desc
);
547 lastRead
/= sizeof(struct cmd_desc
);
548 return (ringSize
+ lastRead
- lastWrite
- 1) % ringSize
;
552 typhoon_num_free_cmd(struct typhoon
*tp
)
554 int lastWrite
= tp
->cmdRing
.lastWrite
;
555 int cmdCleared
= le32_to_cpu(tp
->indexes
->cmdCleared
);
557 return typhoon_num_free(lastWrite
, cmdCleared
, COMMAND_ENTRIES
);
561 typhoon_num_free_resp(struct typhoon
*tp
)
563 int respReady
= le32_to_cpu(tp
->indexes
->respReady
);
564 int respCleared
= le32_to_cpu(tp
->indexes
->respCleared
);
566 return typhoon_num_free(respReady
, respCleared
, RESPONSE_ENTRIES
);
570 typhoon_num_free_tx(struct transmit_ring
*ring
)
572 /* if we start using the Hi Tx ring, this needs updating */
573 return typhoon_num_free(ring
->lastWrite
, ring
->lastRead
, TXLO_ENTRIES
);
577 typhoon_issue_command(struct typhoon
*tp
, int num_cmd
, struct cmd_desc
*cmd
,
578 int num_resp
, struct resp_desc
*resp
)
580 struct typhoon_indexes
*indexes
= tp
->indexes
;
581 struct basic_ring
*ring
= &tp
->cmdRing
;
582 struct resp_desc local_resp
;
585 int freeCmd
, freeResp
;
588 spin_lock(&tp
->command_lock
);
590 freeCmd
= typhoon_num_free_cmd(tp
);
591 freeResp
= typhoon_num_free_resp(tp
);
593 if(freeCmd
< num_cmd
|| freeResp
< num_resp
) {
594 netdev_err(tp
->dev
, "no descs for cmd, had (needed) %d (%d) cmd, %d (%d) resp\n",
595 freeCmd
, num_cmd
, freeResp
, num_resp
);
600 if(cmd
->flags
& TYPHOON_CMD_RESPOND
) {
601 /* If we're expecting a response, but the caller hasn't given
602 * us a place to put it, we'll provide one.
604 tp
->awaiting_resp
= 1;
612 len
= num_cmd
* sizeof(*cmd
);
613 if(unlikely(ring
->lastWrite
+ len
> COMMAND_RING_SIZE
)) {
614 wrap_len
= ring
->lastWrite
+ len
- COMMAND_RING_SIZE
;
615 len
= COMMAND_RING_SIZE
- ring
->lastWrite
;
618 memcpy(ring
->ringBase
+ ring
->lastWrite
, cmd
, len
);
619 if(unlikely(wrap_len
)) {
620 struct cmd_desc
*wrap_ptr
= cmd
;
621 wrap_ptr
+= len
/ sizeof(*cmd
);
622 memcpy(ring
->ringBase
, wrap_ptr
, wrap_len
);
625 typhoon_inc_cmd_index(&ring
->lastWrite
, num_cmd
);
627 /* "I feel a presence... another warrior is on the mesa."
630 iowrite32(ring
->lastWrite
, tp
->ioaddr
+ TYPHOON_REG_CMD_READY
);
631 typhoon_post_pci_writes(tp
->ioaddr
);
633 if((cmd
->flags
& TYPHOON_CMD_RESPOND
) == 0)
636 /* Ugh. We'll be here about 8ms, spinning our thumbs, unable to
637 * preempt or do anything other than take interrupts. So, don't
638 * wait for a response unless you have to.
640 * I've thought about trying to sleep here, but we're called
641 * from many contexts that don't allow that. Also, given the way
642 * 3Com has implemented irq coalescing, we would likely timeout --
643 * this has been observed in real life!
645 * The big killer is we have to wait to get stats from the card,
646 * though we could go to a periodic refresh of those if we don't
647 * mind them getting somewhat stale. The rest of the waiting
648 * commands occur during open/close/suspend/resume, so they aren't
649 * time critical. Creating SAs in the future will also have to
653 for(i
= 0; i
< TYPHOON_WAIT_TIMEOUT
&& !got_resp
; i
++) {
654 if(indexes
->respCleared
!= indexes
->respReady
)
655 got_resp
= typhoon_process_response(tp
, num_resp
,
657 udelay(TYPHOON_UDELAY
);
665 /* Collect the error response even if we don't care about the
666 * rest of the response
668 if(resp
->flags
& TYPHOON_RESP_ERROR
)
672 if(tp
->awaiting_resp
) {
673 tp
->awaiting_resp
= 0;
676 /* Ugh. If a response was added to the ring between
677 * the call to typhoon_process_response() and the clearing
678 * of tp->awaiting_resp, we could have missed the interrupt
679 * and it could hang in the ring an indeterminate amount of
680 * time. So, check for it, and interrupt ourselves if this
683 if(indexes
->respCleared
!= indexes
->respReady
)
684 iowrite32(1, tp
->ioaddr
+ TYPHOON_REG_SELF_INTERRUPT
);
687 spin_unlock(&tp
->command_lock
);
692 typhoon_tso_fill(struct sk_buff
*skb
, struct transmit_ring
*txRing
,
695 struct tcpopt_desc
*tcpd
;
696 u32 tcpd_offset
= ring_dma
;
698 tcpd
= (struct tcpopt_desc
*) (txRing
->ringBase
+ txRing
->lastWrite
);
699 tcpd_offset
+= txRing
->lastWrite
;
700 tcpd_offset
+= offsetof(struct tcpopt_desc
, bytesTx
);
701 typhoon_inc_tx_index(&txRing
->lastWrite
, 1);
703 tcpd
->flags
= TYPHOON_OPT_DESC
| TYPHOON_OPT_TCP_SEG
;
705 tcpd
->mss_flags
= cpu_to_le16(skb_tso_size(skb
));
706 tcpd
->mss_flags
|= TYPHOON_TSO_FIRST
| TYPHOON_TSO_LAST
;
707 tcpd
->respAddrLo
= cpu_to_le32(tcpd_offset
);
708 tcpd
->bytesTx
= cpu_to_le32(skb
->len
);
713 typhoon_start_tx(struct sk_buff
*skb
, struct net_device
*dev
)
715 struct typhoon
*tp
= netdev_priv(dev
);
716 struct transmit_ring
*txRing
;
717 struct tx_desc
*txd
, *first_txd
;
721 /* we have two rings to choose from, but we only use txLo for now
722 * If we start using the Hi ring as well, we'll need to update
723 * typhoon_stop_runtime(), typhoon_interrupt(), typhoon_num_free_tx(),
724 * and TXHI_ENTRIES to match, as well as update the TSO code below
725 * to get the right DMA address
727 txRing
= &tp
->txLoRing
;
729 /* We need one descriptor for each fragment of the sk_buff, plus the
730 * one for the ->data area of it.
732 * The docs say a maximum of 16 fragment descriptors per TCP option
733 * descriptor, then make a new packet descriptor and option descriptor
734 * for the next 16 fragments. The engineers say just an option
735 * descriptor is needed. I've tested up to 26 fragments with a single
736 * packet descriptor/option descriptor combo, so I use that for now.
738 * If problems develop with TSO, check this first.
740 numDesc
= skb_shinfo(skb
)->nr_frags
+ 1;
744 /* When checking for free space in the ring, we need to also
745 * account for the initial Tx descriptor, and we always must leave
746 * at least one descriptor unused in the ring so that it doesn't
747 * wrap and look empty.
749 * The only time we should loop here is when we hit the race
750 * between marking the queue awake and updating the cleared index.
751 * Just loop and it will appear. This comes from the acenic driver.
753 while(unlikely(typhoon_num_free_tx(txRing
) < (numDesc
+ 2)))
756 first_txd
= (struct tx_desc
*) (txRing
->ringBase
+ txRing
->lastWrite
);
757 typhoon_inc_tx_index(&txRing
->lastWrite
, 1);
759 first_txd
->flags
= TYPHOON_TX_DESC
| TYPHOON_DESC_VALID
;
760 first_txd
->numDesc
= 0;
762 first_txd
->tx_addr
= (u64
)((unsigned long) skb
);
763 first_txd
->processFlags
= 0;
765 if(skb
->ip_summed
== CHECKSUM_PARTIAL
) {
766 /* The 3XP will figure out if this is UDP/TCP */
767 first_txd
->processFlags
|= TYPHOON_TX_PF_TCP_CHKSUM
;
768 first_txd
->processFlags
|= TYPHOON_TX_PF_UDP_CHKSUM
;
769 first_txd
->processFlags
|= TYPHOON_TX_PF_IP_CHKSUM
;
772 if(vlan_tx_tag_present(skb
)) {
773 first_txd
->processFlags
|=
774 TYPHOON_TX_PF_INSERT_VLAN
| TYPHOON_TX_PF_VLAN_PRIORITY
;
775 first_txd
->processFlags
|=
776 cpu_to_le32(htons(vlan_tx_tag_get(skb
)) <<
777 TYPHOON_TX_PF_VLAN_TAG_SHIFT
);
780 if (skb_is_gso(skb
)) {
781 first_txd
->processFlags
|= TYPHOON_TX_PF_TCP_SEGMENT
;
782 first_txd
->numDesc
++;
784 typhoon_tso_fill(skb
, txRing
, tp
->txlo_dma_addr
);
787 txd
= (struct tx_desc
*) (txRing
->ringBase
+ txRing
->lastWrite
);
788 typhoon_inc_tx_index(&txRing
->lastWrite
, 1);
790 /* No need to worry about padding packet -- the firmware pads
791 * it with zeros to ETH_ZLEN for us.
793 if(skb_shinfo(skb
)->nr_frags
== 0) {
794 skb_dma
= pci_map_single(tp
->tx_pdev
, skb
->data
, skb
->len
,
796 txd
->flags
= TYPHOON_FRAG_DESC
| TYPHOON_DESC_VALID
;
797 txd
->len
= cpu_to_le16(skb
->len
);
798 txd
->frag
.addr
= cpu_to_le32(skb_dma
);
799 txd
->frag
.addrHi
= 0;
800 first_txd
->numDesc
++;
804 len
= skb_headlen(skb
);
805 skb_dma
= pci_map_single(tp
->tx_pdev
, skb
->data
, len
,
807 txd
->flags
= TYPHOON_FRAG_DESC
| TYPHOON_DESC_VALID
;
808 txd
->len
= cpu_to_le16(len
);
809 txd
->frag
.addr
= cpu_to_le32(skb_dma
);
810 txd
->frag
.addrHi
= 0;
811 first_txd
->numDesc
++;
813 for (i
= 0; i
< skb_shinfo(skb
)->nr_frags
; i
++) {
814 const skb_frag_t
*frag
= &skb_shinfo(skb
)->frags
[i
];
817 txd
= (struct tx_desc
*) (txRing
->ringBase
+
819 typhoon_inc_tx_index(&txRing
->lastWrite
, 1);
821 len
= skb_frag_size(frag
);
822 frag_addr
= skb_frag_address(frag
);
823 skb_dma
= pci_map_single(tp
->tx_pdev
, frag_addr
, len
,
825 txd
->flags
= TYPHOON_FRAG_DESC
| TYPHOON_DESC_VALID
;
826 txd
->len
= cpu_to_le16(len
);
827 txd
->frag
.addr
= cpu_to_le32(skb_dma
);
828 txd
->frag
.addrHi
= 0;
829 first_txd
->numDesc
++;
836 iowrite32(txRing
->lastWrite
, tp
->tx_ioaddr
+ txRing
->writeRegister
);
838 /* If we don't have room to put the worst case packet on the
839 * queue, then we must stop the queue. We need 2 extra
840 * descriptors -- one to prevent ring wrap, and one for the
843 numDesc
= MAX_SKB_FRAGS
+ TSO_NUM_DESCRIPTORS
+ 1;
845 if(typhoon_num_free_tx(txRing
) < (numDesc
+ 2)) {
846 netif_stop_queue(dev
);
848 /* A Tx complete IRQ could have gotten between, making
849 * the ring free again. Only need to recheck here, since
852 if(typhoon_num_free_tx(txRing
) >= (numDesc
+ 2))
853 netif_wake_queue(dev
);
860 typhoon_set_rx_mode(struct net_device
*dev
)
862 struct typhoon
*tp
= netdev_priv(dev
);
863 struct cmd_desc xp_cmd
;
867 filter
= TYPHOON_RX_FILTER_DIRECTED
| TYPHOON_RX_FILTER_BROADCAST
;
868 if(dev
->flags
& IFF_PROMISC
) {
869 filter
|= TYPHOON_RX_FILTER_PROMISCOUS
;
870 } else if ((netdev_mc_count(dev
) > multicast_filter_limit
) ||
871 (dev
->flags
& IFF_ALLMULTI
)) {
872 /* Too many to match, or accept all multicasts. */
873 filter
|= TYPHOON_RX_FILTER_ALL_MCAST
;
874 } else if (!netdev_mc_empty(dev
)) {
875 struct netdev_hw_addr
*ha
;
877 memset(mc_filter
, 0, sizeof(mc_filter
));
878 netdev_for_each_mc_addr(ha
, dev
) {
879 int bit
= ether_crc(ETH_ALEN
, ha
->addr
) & 0x3f;
880 mc_filter
[bit
>> 5] |= 1 << (bit
& 0x1f);
883 INIT_COMMAND_NO_RESPONSE(&xp_cmd
,
884 TYPHOON_CMD_SET_MULTICAST_HASH
);
885 xp_cmd
.parm1
= TYPHOON_MCAST_HASH_SET
;
886 xp_cmd
.parm2
= cpu_to_le32(mc_filter
[0]);
887 xp_cmd
.parm3
= cpu_to_le32(mc_filter
[1]);
888 typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
890 filter
|= TYPHOON_RX_FILTER_MCAST_HASH
;
893 INIT_COMMAND_WITH_RESPONSE(&xp_cmd
, TYPHOON_CMD_SET_RX_FILTER
);
894 xp_cmd
.parm1
= filter
;
895 typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
899 typhoon_do_get_stats(struct typhoon
*tp
)
901 struct net_device_stats
*stats
= &tp
->stats
;
902 struct net_device_stats
*saved
= &tp
->stats_saved
;
903 struct cmd_desc xp_cmd
;
904 struct resp_desc xp_resp
[7];
905 struct stats_resp
*s
= (struct stats_resp
*) xp_resp
;
908 INIT_COMMAND_WITH_RESPONSE(&xp_cmd
, TYPHOON_CMD_READ_STATS
);
909 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 7, xp_resp
);
913 /* 3Com's Linux driver uses txMultipleCollisions as it's
914 * collisions value, but there is some other collision info as well...
916 * The extra status reported would be a good candidate for
917 * ethtool_ops->get_{strings,stats}()
919 stats
->tx_packets
= le32_to_cpu(s
->txPackets
) +
921 stats
->tx_bytes
= le64_to_cpu(s
->txBytes
) +
923 stats
->tx_errors
= le32_to_cpu(s
->txCarrierLost
) +
925 stats
->tx_carrier_errors
= le32_to_cpu(s
->txCarrierLost
) +
926 saved
->tx_carrier_errors
;
927 stats
->collisions
= le32_to_cpu(s
->txMultipleCollisions
) +
929 stats
->rx_packets
= le32_to_cpu(s
->rxPacketsGood
) +
931 stats
->rx_bytes
= le64_to_cpu(s
->rxBytesGood
) +
933 stats
->rx_fifo_errors
= le32_to_cpu(s
->rxFifoOverruns
) +
934 saved
->rx_fifo_errors
;
935 stats
->rx_errors
= le32_to_cpu(s
->rxFifoOverruns
) +
936 le32_to_cpu(s
->BadSSD
) + le32_to_cpu(s
->rxCrcErrors
) +
938 stats
->rx_crc_errors
= le32_to_cpu(s
->rxCrcErrors
) +
939 saved
->rx_crc_errors
;
940 stats
->rx_length_errors
= le32_to_cpu(s
->rxOversized
) +
941 saved
->rx_length_errors
;
942 tp
->speed
= (s
->linkStatus
& TYPHOON_LINK_100MBPS
) ?
943 SPEED_100
: SPEED_10
;
944 tp
->duplex
= (s
->linkStatus
& TYPHOON_LINK_FULL_DUPLEX
) ?
945 DUPLEX_FULL
: DUPLEX_HALF
;
950 static struct net_device_stats
*
951 typhoon_get_stats(struct net_device
*dev
)
953 struct typhoon
*tp
= netdev_priv(dev
);
954 struct net_device_stats
*stats
= &tp
->stats
;
955 struct net_device_stats
*saved
= &tp
->stats_saved
;
958 if(tp
->card_state
== Sleeping
)
961 if(typhoon_do_get_stats(tp
) < 0) {
962 netdev_err(dev
, "error getting stats\n");
970 typhoon_get_drvinfo(struct net_device
*dev
, struct ethtool_drvinfo
*info
)
972 struct typhoon
*tp
= netdev_priv(dev
);
973 struct pci_dev
*pci_dev
= tp
->pdev
;
974 struct cmd_desc xp_cmd
;
975 struct resp_desc xp_resp
[3];
978 if(tp
->card_state
== Sleeping
) {
979 strlcpy(info
->fw_version
, "Sleep image",
980 sizeof(info
->fw_version
));
982 INIT_COMMAND_WITH_RESPONSE(&xp_cmd
, TYPHOON_CMD_READ_VERSIONS
);
983 if(typhoon_issue_command(tp
, 1, &xp_cmd
, 3, xp_resp
) < 0) {
984 strlcpy(info
->fw_version
, "Unknown runtime",
985 sizeof(info
->fw_version
));
987 u32 sleep_ver
= le32_to_cpu(xp_resp
[0].parm2
);
988 snprintf(info
->fw_version
, sizeof(info
->fw_version
),
989 "%02x.%03x.%03x", sleep_ver
>> 24,
990 (sleep_ver
>> 12) & 0xfff, sleep_ver
& 0xfff);
994 strlcpy(info
->driver
, KBUILD_MODNAME
, sizeof(info
->driver
));
995 strlcpy(info
->bus_info
, pci_name(pci_dev
), sizeof(info
->bus_info
));
999 typhoon_get_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
1001 struct typhoon
*tp
= netdev_priv(dev
);
1003 cmd
->supported
= SUPPORTED_100baseT_Half
| SUPPORTED_100baseT_Full
|
1006 switch (tp
->xcvr_select
) {
1007 case TYPHOON_XCVR_10HALF
:
1008 cmd
->advertising
= ADVERTISED_10baseT_Half
;
1010 case TYPHOON_XCVR_10FULL
:
1011 cmd
->advertising
= ADVERTISED_10baseT_Full
;
1013 case TYPHOON_XCVR_100HALF
:
1014 cmd
->advertising
= ADVERTISED_100baseT_Half
;
1016 case TYPHOON_XCVR_100FULL
:
1017 cmd
->advertising
= ADVERTISED_100baseT_Full
;
1019 case TYPHOON_XCVR_AUTONEG
:
1020 cmd
->advertising
= ADVERTISED_10baseT_Half
|
1021 ADVERTISED_10baseT_Full
|
1022 ADVERTISED_100baseT_Half
|
1023 ADVERTISED_100baseT_Full
|
1028 if(tp
->capabilities
& TYPHOON_FIBER
) {
1029 cmd
->supported
|= SUPPORTED_FIBRE
;
1030 cmd
->advertising
|= ADVERTISED_FIBRE
;
1031 cmd
->port
= PORT_FIBRE
;
1033 cmd
->supported
|= SUPPORTED_10baseT_Half
|
1034 SUPPORTED_10baseT_Full
|
1036 cmd
->advertising
|= ADVERTISED_TP
;
1037 cmd
->port
= PORT_TP
;
1040 /* need to get stats to make these link speed/duplex valid */
1041 typhoon_do_get_stats(tp
);
1042 ethtool_cmd_speed_set(cmd
, tp
->speed
);
1043 cmd
->duplex
= tp
->duplex
;
1044 cmd
->phy_address
= 0;
1045 cmd
->transceiver
= XCVR_INTERNAL
;
1046 if(tp
->xcvr_select
== TYPHOON_XCVR_AUTONEG
)
1047 cmd
->autoneg
= AUTONEG_ENABLE
;
1049 cmd
->autoneg
= AUTONEG_DISABLE
;
1057 typhoon_set_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
1059 struct typhoon
*tp
= netdev_priv(dev
);
1060 u32 speed
= ethtool_cmd_speed(cmd
);
1061 struct cmd_desc xp_cmd
;
1066 if (cmd
->autoneg
== AUTONEG_ENABLE
) {
1067 xcvr
= TYPHOON_XCVR_AUTONEG
;
1069 if (cmd
->duplex
== DUPLEX_HALF
) {
1070 if (speed
== SPEED_10
)
1071 xcvr
= TYPHOON_XCVR_10HALF
;
1072 else if (speed
== SPEED_100
)
1073 xcvr
= TYPHOON_XCVR_100HALF
;
1076 } else if (cmd
->duplex
== DUPLEX_FULL
) {
1077 if (speed
== SPEED_10
)
1078 xcvr
= TYPHOON_XCVR_10FULL
;
1079 else if (speed
== SPEED_100
)
1080 xcvr
= TYPHOON_XCVR_100FULL
;
1087 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_XCVR_SELECT
);
1088 xp_cmd
.parm1
= xcvr
;
1089 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1093 tp
->xcvr_select
= xcvr
;
1094 if(cmd
->autoneg
== AUTONEG_ENABLE
) {
1095 tp
->speed
= 0xff; /* invalid */
1096 tp
->duplex
= 0xff; /* invalid */
1099 tp
->duplex
= cmd
->duplex
;
1107 typhoon_get_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
1109 struct typhoon
*tp
= netdev_priv(dev
);
1111 wol
->supported
= WAKE_PHY
| WAKE_MAGIC
;
1113 if(tp
->wol_events
& TYPHOON_WAKE_LINK_EVENT
)
1114 wol
->wolopts
|= WAKE_PHY
;
1115 if(tp
->wol_events
& TYPHOON_WAKE_MAGIC_PKT
)
1116 wol
->wolopts
|= WAKE_MAGIC
;
1117 memset(&wol
->sopass
, 0, sizeof(wol
->sopass
));
1121 typhoon_set_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
1123 struct typhoon
*tp
= netdev_priv(dev
);
1125 if(wol
->wolopts
& ~(WAKE_PHY
| WAKE_MAGIC
))
1129 if(wol
->wolopts
& WAKE_PHY
)
1130 tp
->wol_events
|= TYPHOON_WAKE_LINK_EVENT
;
1131 if(wol
->wolopts
& WAKE_MAGIC
)
1132 tp
->wol_events
|= TYPHOON_WAKE_MAGIC_PKT
;
1138 typhoon_get_ringparam(struct net_device
*dev
, struct ethtool_ringparam
*ering
)
1140 ering
->rx_max_pending
= RXENT_ENTRIES
;
1141 ering
->tx_max_pending
= TXLO_ENTRIES
- 1;
1143 ering
->rx_pending
= RXENT_ENTRIES
;
1144 ering
->tx_pending
= TXLO_ENTRIES
- 1;
1147 static const struct ethtool_ops typhoon_ethtool_ops
= {
1148 .get_settings
= typhoon_get_settings
,
1149 .set_settings
= typhoon_set_settings
,
1150 .get_drvinfo
= typhoon_get_drvinfo
,
1151 .get_wol
= typhoon_get_wol
,
1152 .set_wol
= typhoon_set_wol
,
1153 .get_link
= ethtool_op_get_link
,
1154 .get_ringparam
= typhoon_get_ringparam
,
1158 typhoon_wait_interrupt(void __iomem
*ioaddr
)
1162 for(i
= 0; i
< TYPHOON_WAIT_TIMEOUT
; i
++) {
1163 if(ioread32(ioaddr
+ TYPHOON_REG_INTR_STATUS
) &
1164 TYPHOON_INTR_BOOTCMD
)
1166 udelay(TYPHOON_UDELAY
);
1172 iowrite32(TYPHOON_INTR_BOOTCMD
, ioaddr
+ TYPHOON_REG_INTR_STATUS
);
1176 #define shared_offset(x) offsetof(struct typhoon_shared, x)
1179 typhoon_init_interface(struct typhoon
*tp
)
1181 struct typhoon_interface
*iface
= &tp
->shared
->iface
;
1182 dma_addr_t shared_dma
;
1184 memset(tp
->shared
, 0, sizeof(struct typhoon_shared
));
1186 /* The *Hi members of iface are all init'd to zero by the memset().
1188 shared_dma
= tp
->shared_dma
+ shared_offset(indexes
);
1189 iface
->ringIndex
= cpu_to_le32(shared_dma
);
1191 shared_dma
= tp
->shared_dma
+ shared_offset(txLo
);
1192 iface
->txLoAddr
= cpu_to_le32(shared_dma
);
1193 iface
->txLoSize
= cpu_to_le32(TXLO_ENTRIES
* sizeof(struct tx_desc
));
1195 shared_dma
= tp
->shared_dma
+ shared_offset(txHi
);
1196 iface
->txHiAddr
= cpu_to_le32(shared_dma
);
1197 iface
->txHiSize
= cpu_to_le32(TXHI_ENTRIES
* sizeof(struct tx_desc
));
1199 shared_dma
= tp
->shared_dma
+ shared_offset(rxBuff
);
1200 iface
->rxBuffAddr
= cpu_to_le32(shared_dma
);
1201 iface
->rxBuffSize
= cpu_to_le32(RXFREE_ENTRIES
*
1202 sizeof(struct rx_free
));
1204 shared_dma
= tp
->shared_dma
+ shared_offset(rxLo
);
1205 iface
->rxLoAddr
= cpu_to_le32(shared_dma
);
1206 iface
->rxLoSize
= cpu_to_le32(RX_ENTRIES
* sizeof(struct rx_desc
));
1208 shared_dma
= tp
->shared_dma
+ shared_offset(rxHi
);
1209 iface
->rxHiAddr
= cpu_to_le32(shared_dma
);
1210 iface
->rxHiSize
= cpu_to_le32(RX_ENTRIES
* sizeof(struct rx_desc
));
1212 shared_dma
= tp
->shared_dma
+ shared_offset(cmd
);
1213 iface
->cmdAddr
= cpu_to_le32(shared_dma
);
1214 iface
->cmdSize
= cpu_to_le32(COMMAND_RING_SIZE
);
1216 shared_dma
= tp
->shared_dma
+ shared_offset(resp
);
1217 iface
->respAddr
= cpu_to_le32(shared_dma
);
1218 iface
->respSize
= cpu_to_le32(RESPONSE_RING_SIZE
);
1220 shared_dma
= tp
->shared_dma
+ shared_offset(zeroWord
);
1221 iface
->zeroAddr
= cpu_to_le32(shared_dma
);
1223 tp
->indexes
= &tp
->shared
->indexes
;
1224 tp
->txLoRing
.ringBase
= (u8
*) tp
->shared
->txLo
;
1225 tp
->txHiRing
.ringBase
= (u8
*) tp
->shared
->txHi
;
1226 tp
->rxLoRing
.ringBase
= (u8
*) tp
->shared
->rxLo
;
1227 tp
->rxHiRing
.ringBase
= (u8
*) tp
->shared
->rxHi
;
1228 tp
->rxBuffRing
.ringBase
= (u8
*) tp
->shared
->rxBuff
;
1229 tp
->cmdRing
.ringBase
= (u8
*) tp
->shared
->cmd
;
1230 tp
->respRing
.ringBase
= (u8
*) tp
->shared
->resp
;
1232 tp
->txLoRing
.writeRegister
= TYPHOON_REG_TX_LO_READY
;
1233 tp
->txHiRing
.writeRegister
= TYPHOON_REG_TX_HI_READY
;
1235 tp
->txlo_dma_addr
= le32_to_cpu(iface
->txLoAddr
);
1236 tp
->card_state
= Sleeping
;
1238 tp
->offload
= TYPHOON_OFFLOAD_IP_CHKSUM
| TYPHOON_OFFLOAD_TCP_CHKSUM
;
1239 tp
->offload
|= TYPHOON_OFFLOAD_UDP_CHKSUM
| TSO_OFFLOAD_ON
;
1240 tp
->offload
|= TYPHOON_OFFLOAD_VLAN
;
1242 spin_lock_init(&tp
->command_lock
);
1244 /* Force the writes to the shared memory area out before continuing. */
1249 typhoon_init_rings(struct typhoon
*tp
)
1251 memset(tp
->indexes
, 0, sizeof(struct typhoon_indexes
));
1253 tp
->txLoRing
.lastWrite
= 0;
1254 tp
->txHiRing
.lastWrite
= 0;
1255 tp
->rxLoRing
.lastWrite
= 0;
1256 tp
->rxHiRing
.lastWrite
= 0;
1257 tp
->rxBuffRing
.lastWrite
= 0;
1258 tp
->cmdRing
.lastWrite
= 0;
1259 tp
->respRing
.lastWrite
= 0;
1261 tp
->txLoRing
.lastRead
= 0;
1262 tp
->txHiRing
.lastRead
= 0;
1265 static const struct firmware
*typhoon_fw
;
1268 typhoon_request_firmware(struct typhoon
*tp
)
1270 const struct typhoon_file_header
*fHdr
;
1271 const struct typhoon_section_header
*sHdr
;
1272 const u8
*image_data
;
1281 err
= request_firmware(&typhoon_fw
, FIRMWARE_NAME
, &tp
->pdev
->dev
);
1283 netdev_err(tp
->dev
, "Failed to load firmware \"%s\"\n",
1288 image_data
= (u8
*) typhoon_fw
->data
;
1289 remaining
= typhoon_fw
->size
;
1290 if (remaining
< sizeof(struct typhoon_file_header
))
1293 fHdr
= (struct typhoon_file_header
*) image_data
;
1294 if (memcmp(fHdr
->tag
, "TYPHOON", 8))
1297 numSections
= le32_to_cpu(fHdr
->numSections
);
1298 image_data
+= sizeof(struct typhoon_file_header
);
1299 remaining
-= sizeof(struct typhoon_file_header
);
1301 while (numSections
--) {
1302 if (remaining
< sizeof(struct typhoon_section_header
))
1305 sHdr
= (struct typhoon_section_header
*) image_data
;
1306 image_data
+= sizeof(struct typhoon_section_header
);
1307 section_len
= le32_to_cpu(sHdr
->len
);
1309 if (remaining
< section_len
)
1312 image_data
+= section_len
;
1313 remaining
-= section_len
;
1319 netdev_err(tp
->dev
, "Invalid firmware image\n");
1320 release_firmware(typhoon_fw
);
1326 typhoon_download_firmware(struct typhoon
*tp
)
1328 void __iomem
*ioaddr
= tp
->ioaddr
;
1329 struct pci_dev
*pdev
= tp
->pdev
;
1330 const struct typhoon_file_header
*fHdr
;
1331 const struct typhoon_section_header
*sHdr
;
1332 const u8
*image_data
;
1334 dma_addr_t dpage_dma
;
1346 image_data
= (u8
*) typhoon_fw
->data
;
1347 fHdr
= (struct typhoon_file_header
*) image_data
;
1349 /* Cannot just map the firmware image using pci_map_single() as
1350 * the firmware is vmalloc()'d and may not be physically contiguous,
1351 * so we allocate some consistent memory to copy the sections into.
1354 dpage
= pci_alloc_consistent(pdev
, PAGE_SIZE
, &dpage_dma
);
1356 netdev_err(tp
->dev
, "no DMA mem for firmware\n");
1360 irqEnabled
= ioread32(ioaddr
+ TYPHOON_REG_INTR_ENABLE
);
1361 iowrite32(irqEnabled
| TYPHOON_INTR_BOOTCMD
,
1362 ioaddr
+ TYPHOON_REG_INTR_ENABLE
);
1363 irqMasked
= ioread32(ioaddr
+ TYPHOON_REG_INTR_MASK
);
1364 iowrite32(irqMasked
| TYPHOON_INTR_BOOTCMD
,
1365 ioaddr
+ TYPHOON_REG_INTR_MASK
);
1368 if(typhoon_wait_status(ioaddr
, TYPHOON_STATUS_WAITING_FOR_HOST
) < 0) {
1369 netdev_err(tp
->dev
, "card ready timeout\n");
1373 numSections
= le32_to_cpu(fHdr
->numSections
);
1374 load_addr
= le32_to_cpu(fHdr
->startAddr
);
1376 iowrite32(TYPHOON_INTR_BOOTCMD
, ioaddr
+ TYPHOON_REG_INTR_STATUS
);
1377 iowrite32(load_addr
, ioaddr
+ TYPHOON_REG_DOWNLOAD_BOOT_ADDR
);
1378 hmac
= le32_to_cpu(fHdr
->hmacDigest
[0]);
1379 iowrite32(hmac
, ioaddr
+ TYPHOON_REG_DOWNLOAD_HMAC_0
);
1380 hmac
= le32_to_cpu(fHdr
->hmacDigest
[1]);
1381 iowrite32(hmac
, ioaddr
+ TYPHOON_REG_DOWNLOAD_HMAC_1
);
1382 hmac
= le32_to_cpu(fHdr
->hmacDigest
[2]);
1383 iowrite32(hmac
, ioaddr
+ TYPHOON_REG_DOWNLOAD_HMAC_2
);
1384 hmac
= le32_to_cpu(fHdr
->hmacDigest
[3]);
1385 iowrite32(hmac
, ioaddr
+ TYPHOON_REG_DOWNLOAD_HMAC_3
);
1386 hmac
= le32_to_cpu(fHdr
->hmacDigest
[4]);
1387 iowrite32(hmac
, ioaddr
+ TYPHOON_REG_DOWNLOAD_HMAC_4
);
1388 typhoon_post_pci_writes(ioaddr
);
1389 iowrite32(TYPHOON_BOOTCMD_RUNTIME_IMAGE
, ioaddr
+ TYPHOON_REG_COMMAND
);
1391 image_data
+= sizeof(struct typhoon_file_header
);
1393 /* The ioread32() in typhoon_wait_interrupt() will force the
1394 * last write to the command register to post, so
1395 * we don't need a typhoon_post_pci_writes() after it.
1397 for(i
= 0; i
< numSections
; i
++) {
1398 sHdr
= (struct typhoon_section_header
*) image_data
;
1399 image_data
+= sizeof(struct typhoon_section_header
);
1400 load_addr
= le32_to_cpu(sHdr
->startAddr
);
1401 section_len
= le32_to_cpu(sHdr
->len
);
1403 while(section_len
) {
1404 len
= min_t(u32
, section_len
, PAGE_SIZE
);
1406 if(typhoon_wait_interrupt(ioaddr
) < 0 ||
1407 ioread32(ioaddr
+ TYPHOON_REG_STATUS
) !=
1408 TYPHOON_STATUS_WAITING_FOR_SEGMENT
) {
1409 netdev_err(tp
->dev
, "segment ready timeout\n");
1413 /* Do an pseudo IPv4 checksum on the data -- first
1414 * need to convert each u16 to cpu order before
1415 * summing. Fortunately, due to the properties of
1416 * the checksum, we can do this once, at the end.
1418 csum
= csum_fold(csum_partial_copy_nocheck(image_data
,
1422 iowrite32(len
, ioaddr
+ TYPHOON_REG_BOOT_LENGTH
);
1423 iowrite32(le16_to_cpu((__force __le16
)csum
),
1424 ioaddr
+ TYPHOON_REG_BOOT_CHECKSUM
);
1425 iowrite32(load_addr
,
1426 ioaddr
+ TYPHOON_REG_BOOT_DEST_ADDR
);
1427 iowrite32(0, ioaddr
+ TYPHOON_REG_BOOT_DATA_HI
);
1428 iowrite32(dpage_dma
, ioaddr
+ TYPHOON_REG_BOOT_DATA_LO
);
1429 typhoon_post_pci_writes(ioaddr
);
1430 iowrite32(TYPHOON_BOOTCMD_SEG_AVAILABLE
,
1431 ioaddr
+ TYPHOON_REG_COMMAND
);
1439 if(typhoon_wait_interrupt(ioaddr
) < 0 ||
1440 ioread32(ioaddr
+ TYPHOON_REG_STATUS
) !=
1441 TYPHOON_STATUS_WAITING_FOR_SEGMENT
) {
1442 netdev_err(tp
->dev
, "final segment ready timeout\n");
1446 iowrite32(TYPHOON_BOOTCMD_DNLD_COMPLETE
, ioaddr
+ TYPHOON_REG_COMMAND
);
1448 if(typhoon_wait_status(ioaddr
, TYPHOON_STATUS_WAITING_FOR_BOOT
) < 0) {
1449 netdev_err(tp
->dev
, "boot ready timeout, status 0x%0x\n",
1450 ioread32(ioaddr
+ TYPHOON_REG_STATUS
));
1457 iowrite32(irqMasked
, ioaddr
+ TYPHOON_REG_INTR_MASK
);
1458 iowrite32(irqEnabled
, ioaddr
+ TYPHOON_REG_INTR_ENABLE
);
1460 pci_free_consistent(pdev
, PAGE_SIZE
, dpage
, dpage_dma
);
1467 typhoon_boot_3XP(struct typhoon
*tp
, u32 initial_status
)
1469 void __iomem
*ioaddr
= tp
->ioaddr
;
1471 if(typhoon_wait_status(ioaddr
, initial_status
) < 0) {
1472 netdev_err(tp
->dev
, "boot ready timeout\n");
1476 iowrite32(0, ioaddr
+ TYPHOON_REG_BOOT_RECORD_ADDR_HI
);
1477 iowrite32(tp
->shared_dma
, ioaddr
+ TYPHOON_REG_BOOT_RECORD_ADDR_LO
);
1478 typhoon_post_pci_writes(ioaddr
);
1479 iowrite32(TYPHOON_BOOTCMD_REG_BOOT_RECORD
,
1480 ioaddr
+ TYPHOON_REG_COMMAND
);
1482 if(typhoon_wait_status(ioaddr
, TYPHOON_STATUS_RUNNING
) < 0) {
1483 netdev_err(tp
->dev
, "boot finish timeout (status 0x%x)\n",
1484 ioread32(ioaddr
+ TYPHOON_REG_STATUS
));
1488 /* Clear the Transmit and Command ready registers
1490 iowrite32(0, ioaddr
+ TYPHOON_REG_TX_HI_READY
);
1491 iowrite32(0, ioaddr
+ TYPHOON_REG_CMD_READY
);
1492 iowrite32(0, ioaddr
+ TYPHOON_REG_TX_LO_READY
);
1493 typhoon_post_pci_writes(ioaddr
);
1494 iowrite32(TYPHOON_BOOTCMD_BOOT
, ioaddr
+ TYPHOON_REG_COMMAND
);
1503 typhoon_clean_tx(struct typhoon
*tp
, struct transmit_ring
*txRing
,
1504 volatile __le32
* index
)
1506 u32 lastRead
= txRing
->lastRead
;
1512 while(lastRead
!= le32_to_cpu(*index
)) {
1513 tx
= (struct tx_desc
*) (txRing
->ringBase
+ lastRead
);
1514 type
= tx
->flags
& TYPHOON_TYPE_MASK
;
1516 if(type
== TYPHOON_TX_DESC
) {
1517 /* This tx_desc describes a packet.
1519 unsigned long ptr
= tx
->tx_addr
;
1520 struct sk_buff
*skb
= (struct sk_buff
*) ptr
;
1521 dev_kfree_skb_irq(skb
);
1522 } else if(type
== TYPHOON_FRAG_DESC
) {
1523 /* This tx_desc describes a memory mapping. Free it.
1525 skb_dma
= (dma_addr_t
) le32_to_cpu(tx
->frag
.addr
);
1526 dma_len
= le16_to_cpu(tx
->len
);
1527 pci_unmap_single(tp
->pdev
, skb_dma
, dma_len
,
1532 typhoon_inc_tx_index(&lastRead
, 1);
1539 typhoon_tx_complete(struct typhoon
*tp
, struct transmit_ring
*txRing
,
1540 volatile __le32
* index
)
1543 int numDesc
= MAX_SKB_FRAGS
+ 1;
1545 /* This will need changing if we start to use the Hi Tx ring. */
1546 lastRead
= typhoon_clean_tx(tp
, txRing
, index
);
1547 if(netif_queue_stopped(tp
->dev
) && typhoon_num_free(txRing
->lastWrite
,
1548 lastRead
, TXLO_ENTRIES
) > (numDesc
+ 2))
1549 netif_wake_queue(tp
->dev
);
1551 txRing
->lastRead
= lastRead
;
1556 typhoon_recycle_rx_skb(struct typhoon
*tp
, u32 idx
)
1558 struct typhoon_indexes
*indexes
= tp
->indexes
;
1559 struct rxbuff_ent
*rxb
= &tp
->rxbuffers
[idx
];
1560 struct basic_ring
*ring
= &tp
->rxBuffRing
;
1563 if((ring
->lastWrite
+ sizeof(*r
)) % (RXFREE_ENTRIES
* sizeof(*r
)) ==
1564 le32_to_cpu(indexes
->rxBuffCleared
)) {
1565 /* no room in ring, just drop the skb
1567 dev_kfree_skb_any(rxb
->skb
);
1572 r
= (struct rx_free
*) (ring
->ringBase
+ ring
->lastWrite
);
1573 typhoon_inc_rxfree_index(&ring
->lastWrite
, 1);
1575 r
->physAddr
= cpu_to_le32(rxb
->dma_addr
);
1577 /* Tell the card about it */
1579 indexes
->rxBuffReady
= cpu_to_le32(ring
->lastWrite
);
1583 typhoon_alloc_rx_skb(struct typhoon
*tp
, u32 idx
)
1585 struct typhoon_indexes
*indexes
= tp
->indexes
;
1586 struct rxbuff_ent
*rxb
= &tp
->rxbuffers
[idx
];
1587 struct basic_ring
*ring
= &tp
->rxBuffRing
;
1589 struct sk_buff
*skb
;
1590 dma_addr_t dma_addr
;
1594 if((ring
->lastWrite
+ sizeof(*r
)) % (RXFREE_ENTRIES
* sizeof(*r
)) ==
1595 le32_to_cpu(indexes
->rxBuffCleared
))
1598 skb
= netdev_alloc_skb(tp
->dev
, PKT_BUF_SZ
);
1603 /* Please, 3com, fix the firmware to allow DMA to a unaligned
1604 * address! Pretty please?
1606 skb_reserve(skb
, 2);
1609 dma_addr
= pci_map_single(tp
->pdev
, skb
->data
,
1610 PKT_BUF_SZ
, PCI_DMA_FROMDEVICE
);
1612 /* Since no card does 64 bit DAC, the high bits will never
1615 r
= (struct rx_free
*) (ring
->ringBase
+ ring
->lastWrite
);
1616 typhoon_inc_rxfree_index(&ring
->lastWrite
, 1);
1618 r
->physAddr
= cpu_to_le32(dma_addr
);
1620 rxb
->dma_addr
= dma_addr
;
1622 /* Tell the card about it */
1624 indexes
->rxBuffReady
= cpu_to_le32(ring
->lastWrite
);
1629 typhoon_rx(struct typhoon
*tp
, struct basic_ring
*rxRing
, volatile __le32
* ready
,
1630 volatile __le32
* cleared
, int budget
)
1633 struct sk_buff
*skb
, *new_skb
;
1634 struct rxbuff_ent
*rxb
;
1635 dma_addr_t dma_addr
;
1644 local_ready
= le32_to_cpu(*ready
);
1645 rxaddr
= le32_to_cpu(*cleared
);
1646 while(rxaddr
!= local_ready
&& budget
> 0) {
1647 rx
= (struct rx_desc
*) (rxRing
->ringBase
+ rxaddr
);
1649 rxb
= &tp
->rxbuffers
[idx
];
1651 dma_addr
= rxb
->dma_addr
;
1653 typhoon_inc_rx_index(&rxaddr
, 1);
1655 if(rx
->flags
& TYPHOON_RX_ERROR
) {
1656 typhoon_recycle_rx_skb(tp
, idx
);
1660 pkt_len
= le16_to_cpu(rx
->frameLen
);
1662 if(pkt_len
< rx_copybreak
&&
1663 (new_skb
= netdev_alloc_skb(tp
->dev
, pkt_len
+ 2)) != NULL
) {
1664 skb_reserve(new_skb
, 2);
1665 pci_dma_sync_single_for_cpu(tp
->pdev
, dma_addr
,
1667 PCI_DMA_FROMDEVICE
);
1668 skb_copy_to_linear_data(new_skb
, skb
->data
, pkt_len
);
1669 pci_dma_sync_single_for_device(tp
->pdev
, dma_addr
,
1671 PCI_DMA_FROMDEVICE
);
1672 skb_put(new_skb
, pkt_len
);
1673 typhoon_recycle_rx_skb(tp
, idx
);
1676 skb_put(new_skb
, pkt_len
);
1677 pci_unmap_single(tp
->pdev
, dma_addr
, PKT_BUF_SZ
,
1678 PCI_DMA_FROMDEVICE
);
1679 typhoon_alloc_rx_skb(tp
, idx
);
1681 new_skb
->protocol
= eth_type_trans(new_skb
, tp
->dev
);
1682 csum_bits
= rx
->rxStatus
& (TYPHOON_RX_IP_CHK_GOOD
|
1683 TYPHOON_RX_UDP_CHK_GOOD
| TYPHOON_RX_TCP_CHK_GOOD
);
1685 (TYPHOON_RX_IP_CHK_GOOD
| TYPHOON_RX_TCP_CHK_GOOD
) ||
1687 (TYPHOON_RX_IP_CHK_GOOD
| TYPHOON_RX_UDP_CHK_GOOD
)) {
1688 new_skb
->ip_summed
= CHECKSUM_UNNECESSARY
;
1690 skb_checksum_none_assert(new_skb
);
1692 if (rx
->rxStatus
& TYPHOON_RX_VLAN
)
1693 __vlan_hwaccel_put_tag(new_skb
,
1694 ntohl(rx
->vlanTag
) & 0xffff);
1695 netif_receive_skb(new_skb
);
1700 *cleared
= cpu_to_le32(rxaddr
);
1706 typhoon_fill_free_ring(struct typhoon
*tp
)
1710 for(i
= 0; i
< RXENT_ENTRIES
; i
++) {
1711 struct rxbuff_ent
*rxb
= &tp
->rxbuffers
[i
];
1714 if(typhoon_alloc_rx_skb(tp
, i
) < 0)
1720 typhoon_poll(struct napi_struct
*napi
, int budget
)
1722 struct typhoon
*tp
= container_of(napi
, struct typhoon
, napi
);
1723 struct typhoon_indexes
*indexes
= tp
->indexes
;
1727 if(!tp
->awaiting_resp
&& indexes
->respReady
!= indexes
->respCleared
)
1728 typhoon_process_response(tp
, 0, NULL
);
1730 if(le32_to_cpu(indexes
->txLoCleared
) != tp
->txLoRing
.lastRead
)
1731 typhoon_tx_complete(tp
, &tp
->txLoRing
, &indexes
->txLoCleared
);
1735 if(indexes
->rxHiCleared
!= indexes
->rxHiReady
) {
1736 work_done
+= typhoon_rx(tp
, &tp
->rxHiRing
, &indexes
->rxHiReady
,
1737 &indexes
->rxHiCleared
, budget
);
1740 if(indexes
->rxLoCleared
!= indexes
->rxLoReady
) {
1741 work_done
+= typhoon_rx(tp
, &tp
->rxLoRing
, &indexes
->rxLoReady
,
1742 &indexes
->rxLoCleared
, budget
- work_done
);
1745 if(le32_to_cpu(indexes
->rxBuffCleared
) == tp
->rxBuffRing
.lastWrite
) {
1746 /* rxBuff ring is empty, try to fill it. */
1747 typhoon_fill_free_ring(tp
);
1750 if (work_done
< budget
) {
1751 napi_complete(napi
);
1752 iowrite32(TYPHOON_INTR_NONE
,
1753 tp
->ioaddr
+ TYPHOON_REG_INTR_MASK
);
1754 typhoon_post_pci_writes(tp
->ioaddr
);
1761 typhoon_interrupt(int irq
, void *dev_instance
)
1763 struct net_device
*dev
= dev_instance
;
1764 struct typhoon
*tp
= netdev_priv(dev
);
1765 void __iomem
*ioaddr
= tp
->ioaddr
;
1768 intr_status
= ioread32(ioaddr
+ TYPHOON_REG_INTR_STATUS
);
1769 if(!(intr_status
& TYPHOON_INTR_HOST_INT
))
1772 iowrite32(intr_status
, ioaddr
+ TYPHOON_REG_INTR_STATUS
);
1774 if (napi_schedule_prep(&tp
->napi
)) {
1775 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_MASK
);
1776 typhoon_post_pci_writes(ioaddr
);
1777 __napi_schedule(&tp
->napi
);
1779 netdev_err(dev
, "Error, poll already scheduled\n");
1785 typhoon_free_rx_rings(struct typhoon
*tp
)
1789 for(i
= 0; i
< RXENT_ENTRIES
; i
++) {
1790 struct rxbuff_ent
*rxb
= &tp
->rxbuffers
[i
];
1792 pci_unmap_single(tp
->pdev
, rxb
->dma_addr
, PKT_BUF_SZ
,
1793 PCI_DMA_FROMDEVICE
);
1794 dev_kfree_skb(rxb
->skb
);
1801 typhoon_sleep(struct typhoon
*tp
, pci_power_t state
, __le16 events
)
1803 struct pci_dev
*pdev
= tp
->pdev
;
1804 void __iomem
*ioaddr
= tp
->ioaddr
;
1805 struct cmd_desc xp_cmd
;
1808 INIT_COMMAND_WITH_RESPONSE(&xp_cmd
, TYPHOON_CMD_ENABLE_WAKE_EVENTS
);
1809 xp_cmd
.parm1
= events
;
1810 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1812 netdev_err(tp
->dev
, "typhoon_sleep(): wake events cmd err %d\n",
1817 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_GOTO_SLEEP
);
1818 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1820 netdev_err(tp
->dev
, "typhoon_sleep(): sleep cmd err %d\n", err
);
1824 if(typhoon_wait_status(ioaddr
, TYPHOON_STATUS_SLEEPING
) < 0)
1827 /* Since we cannot monitor the status of the link while sleeping,
1828 * tell the world it went away.
1830 netif_carrier_off(tp
->dev
);
1832 pci_enable_wake(tp
->pdev
, state
, 1);
1833 pci_disable_device(pdev
);
1834 return pci_set_power_state(pdev
, state
);
1838 typhoon_wakeup(struct typhoon
*tp
, int wait_type
)
1840 struct pci_dev
*pdev
= tp
->pdev
;
1841 void __iomem
*ioaddr
= tp
->ioaddr
;
1843 pci_set_power_state(pdev
, PCI_D0
);
1844 pci_restore_state(pdev
);
1846 /* Post 2.x.x versions of the Sleep Image require a reset before
1847 * we can download the Runtime Image. But let's not make users of
1848 * the old firmware pay for the reset.
1850 iowrite32(TYPHOON_BOOTCMD_WAKEUP
, ioaddr
+ TYPHOON_REG_COMMAND
);
1851 if(typhoon_wait_status(ioaddr
, TYPHOON_STATUS_WAITING_FOR_HOST
) < 0 ||
1852 (tp
->capabilities
& TYPHOON_WAKEUP_NEEDS_RESET
))
1853 return typhoon_reset(ioaddr
, wait_type
);
1859 typhoon_start_runtime(struct typhoon
*tp
)
1861 struct net_device
*dev
= tp
->dev
;
1862 void __iomem
*ioaddr
= tp
->ioaddr
;
1863 struct cmd_desc xp_cmd
;
1866 typhoon_init_rings(tp
);
1867 typhoon_fill_free_ring(tp
);
1869 err
= typhoon_download_firmware(tp
);
1871 netdev_err(tp
->dev
, "cannot load runtime on 3XP\n");
1875 if(typhoon_boot_3XP(tp
, TYPHOON_STATUS_WAITING_FOR_BOOT
) < 0) {
1876 netdev_err(tp
->dev
, "cannot boot 3XP\n");
1881 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_SET_MAX_PKT_SIZE
);
1882 xp_cmd
.parm1
= cpu_to_le16(PKT_BUF_SZ
);
1883 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1887 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_SET_MAC_ADDRESS
);
1888 xp_cmd
.parm1
= cpu_to_le16(ntohs(*(__be16
*)&dev
->dev_addr
[0]));
1889 xp_cmd
.parm2
= cpu_to_le32(ntohl(*(__be32
*)&dev
->dev_addr
[2]));
1890 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1894 /* Disable IRQ coalescing -- we can reenable it when 3Com gives
1895 * us some more information on how to control it.
1897 INIT_COMMAND_WITH_RESPONSE(&xp_cmd
, TYPHOON_CMD_IRQ_COALESCE_CTRL
);
1899 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1903 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_XCVR_SELECT
);
1904 xp_cmd
.parm1
= tp
->xcvr_select
;
1905 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1909 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_VLAN_TYPE_WRITE
);
1910 xp_cmd
.parm1
= cpu_to_le16(ETH_P_8021Q
);
1911 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1915 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_SET_OFFLOAD_TASKS
);
1916 xp_cmd
.parm2
= tp
->offload
;
1917 xp_cmd
.parm3
= tp
->offload
;
1918 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1922 typhoon_set_rx_mode(dev
);
1924 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_TX_ENABLE
);
1925 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1929 INIT_COMMAND_WITH_RESPONSE(&xp_cmd
, TYPHOON_CMD_RX_ENABLE
);
1930 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1934 tp
->card_state
= Running
;
1937 iowrite32(TYPHOON_INTR_ENABLE_ALL
, ioaddr
+ TYPHOON_REG_INTR_ENABLE
);
1938 iowrite32(TYPHOON_INTR_NONE
, ioaddr
+ TYPHOON_REG_INTR_MASK
);
1939 typhoon_post_pci_writes(ioaddr
);
1944 typhoon_reset(ioaddr
, WaitNoSleep
);
1945 typhoon_free_rx_rings(tp
);
1946 typhoon_init_rings(tp
);
1951 typhoon_stop_runtime(struct typhoon
*tp
, int wait_type
)
1953 struct typhoon_indexes
*indexes
= tp
->indexes
;
1954 struct transmit_ring
*txLo
= &tp
->txLoRing
;
1955 void __iomem
*ioaddr
= tp
->ioaddr
;
1956 struct cmd_desc xp_cmd
;
1959 /* Disable interrupts early, since we can't schedule a poll
1960 * when called with !netif_running(). This will be posted
1961 * when we force the posting of the command.
1963 iowrite32(TYPHOON_INTR_NONE
, ioaddr
+ TYPHOON_REG_INTR_ENABLE
);
1965 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_RX_DISABLE
);
1966 typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1968 /* Wait 1/2 sec for any outstanding transmits to occur
1969 * We'll cleanup after the reset if this times out.
1971 for(i
= 0; i
< TYPHOON_WAIT_TIMEOUT
; i
++) {
1972 if(indexes
->txLoCleared
== cpu_to_le32(txLo
->lastWrite
))
1974 udelay(TYPHOON_UDELAY
);
1977 if(i
== TYPHOON_WAIT_TIMEOUT
)
1978 netdev_err(tp
->dev
, "halt timed out waiting for Tx to complete\n");
1980 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_TX_DISABLE
);
1981 typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1983 /* save the statistics so when we bring the interface up again,
1984 * the values reported to userspace are correct.
1986 tp
->card_state
= Sleeping
;
1988 typhoon_do_get_stats(tp
);
1989 memcpy(&tp
->stats_saved
, &tp
->stats
, sizeof(struct net_device_stats
));
1991 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_HALT
);
1992 typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1994 if(typhoon_wait_status(ioaddr
, TYPHOON_STATUS_HALTED
) < 0)
1995 netdev_err(tp
->dev
, "timed out waiting for 3XP to halt\n");
1997 if(typhoon_reset(ioaddr
, wait_type
) < 0) {
1998 netdev_err(tp
->dev
, "unable to reset 3XP\n");
2002 /* cleanup any outstanding Tx packets */
2003 if(indexes
->txLoCleared
!= cpu_to_le32(txLo
->lastWrite
)) {
2004 indexes
->txLoCleared
= cpu_to_le32(txLo
->lastWrite
);
2005 typhoon_clean_tx(tp
, &tp
->txLoRing
, &indexes
->txLoCleared
);
2012 typhoon_tx_timeout(struct net_device
*dev
)
2014 struct typhoon
*tp
= netdev_priv(dev
);
2016 if(typhoon_reset(tp
->ioaddr
, WaitNoSleep
) < 0) {
2017 netdev_warn(dev
, "could not reset in tx timeout\n");
2021 /* If we ever start using the Hi ring, it will need cleaning too */
2022 typhoon_clean_tx(tp
, &tp
->txLoRing
, &tp
->indexes
->txLoCleared
);
2023 typhoon_free_rx_rings(tp
);
2025 if(typhoon_start_runtime(tp
) < 0) {
2026 netdev_err(dev
, "could not start runtime in tx timeout\n");
2030 netif_wake_queue(dev
);
2034 /* Reset the hardware, and turn off carrier to avoid more timeouts */
2035 typhoon_reset(tp
->ioaddr
, NoWait
);
2036 netif_carrier_off(dev
);
2040 typhoon_open(struct net_device
*dev
)
2042 struct typhoon
*tp
= netdev_priv(dev
);
2045 err
= typhoon_request_firmware(tp
);
2049 err
= typhoon_wakeup(tp
, WaitSleep
);
2051 netdev_err(dev
, "unable to wakeup device\n");
2055 err
= request_irq(dev
->irq
, typhoon_interrupt
, IRQF_SHARED
,
2060 napi_enable(&tp
->napi
);
2062 err
= typhoon_start_runtime(tp
);
2064 napi_disable(&tp
->napi
);
2068 netif_start_queue(dev
);
2072 free_irq(dev
->irq
, dev
);
2075 if(typhoon_boot_3XP(tp
, TYPHOON_STATUS_WAITING_FOR_HOST
) < 0) {
2076 netdev_err(dev
, "unable to reboot into sleep img\n");
2077 typhoon_reset(tp
->ioaddr
, NoWait
);
2081 if(typhoon_sleep(tp
, PCI_D3hot
, 0) < 0)
2082 netdev_err(dev
, "unable to go back to sleep\n");
2089 typhoon_close(struct net_device
*dev
)
2091 struct typhoon
*tp
= netdev_priv(dev
);
2093 netif_stop_queue(dev
);
2094 napi_disable(&tp
->napi
);
2096 if(typhoon_stop_runtime(tp
, WaitSleep
) < 0)
2097 netdev_err(dev
, "unable to stop runtime\n");
2099 /* Make sure there is no irq handler running on a different CPU. */
2100 free_irq(dev
->irq
, dev
);
2102 typhoon_free_rx_rings(tp
);
2103 typhoon_init_rings(tp
);
2105 if(typhoon_boot_3XP(tp
, TYPHOON_STATUS_WAITING_FOR_HOST
) < 0)
2106 netdev_err(dev
, "unable to boot sleep image\n");
2108 if(typhoon_sleep(tp
, PCI_D3hot
, 0) < 0)
2109 netdev_err(dev
, "unable to put card to sleep\n");
2116 typhoon_resume(struct pci_dev
*pdev
)
2118 struct net_device
*dev
= pci_get_drvdata(pdev
);
2119 struct typhoon
*tp
= netdev_priv(dev
);
2121 /* If we're down, resume when we are upped.
2123 if(!netif_running(dev
))
2126 if(typhoon_wakeup(tp
, WaitNoSleep
) < 0) {
2127 netdev_err(dev
, "critical: could not wake up in resume\n");
2131 if(typhoon_start_runtime(tp
) < 0) {
2132 netdev_err(dev
, "critical: could not start runtime in resume\n");
2136 netif_device_attach(dev
);
2140 typhoon_reset(tp
->ioaddr
, NoWait
);
2145 typhoon_suspend(struct pci_dev
*pdev
, pm_message_t state
)
2147 struct net_device
*dev
= pci_get_drvdata(pdev
);
2148 struct typhoon
*tp
= netdev_priv(dev
);
2149 struct cmd_desc xp_cmd
;
2151 /* If we're down, we're already suspended.
2153 if(!netif_running(dev
))
2156 /* TYPHOON_OFFLOAD_VLAN is always on now, so this doesn't work */
2157 if(tp
->wol_events
& TYPHOON_WAKE_MAGIC_PKT
)
2158 netdev_warn(dev
, "cannot do WAKE_MAGIC with VLAN offloading\n");
2160 netif_device_detach(dev
);
2162 if(typhoon_stop_runtime(tp
, WaitNoSleep
) < 0) {
2163 netdev_err(dev
, "unable to stop runtime\n");
2167 typhoon_free_rx_rings(tp
);
2168 typhoon_init_rings(tp
);
2170 if(typhoon_boot_3XP(tp
, TYPHOON_STATUS_WAITING_FOR_HOST
) < 0) {
2171 netdev_err(dev
, "unable to boot sleep image\n");
2175 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_SET_MAC_ADDRESS
);
2176 xp_cmd
.parm1
= cpu_to_le16(ntohs(*(__be16
*)&dev
->dev_addr
[0]));
2177 xp_cmd
.parm2
= cpu_to_le32(ntohl(*(__be32
*)&dev
->dev_addr
[2]));
2178 if(typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
) < 0) {
2179 netdev_err(dev
, "unable to set mac address in suspend\n");
2183 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_SET_RX_FILTER
);
2184 xp_cmd
.parm1
= TYPHOON_RX_FILTER_DIRECTED
| TYPHOON_RX_FILTER_BROADCAST
;
2185 if(typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
) < 0) {
2186 netdev_err(dev
, "unable to set rx filter in suspend\n");
2190 if(typhoon_sleep(tp
, pci_choose_state(pdev
, state
), tp
->wol_events
) < 0) {
2191 netdev_err(dev
, "unable to put card to sleep\n");
2198 typhoon_resume(pdev
);
2203 static int __devinit
2204 typhoon_test_mmio(struct pci_dev
*pdev
)
2206 void __iomem
*ioaddr
= pci_iomap(pdev
, 1, 128);
2213 if(ioread32(ioaddr
+ TYPHOON_REG_STATUS
) !=
2214 TYPHOON_STATUS_WAITING_FOR_HOST
)
2217 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_MASK
);
2218 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_STATUS
);
2219 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_ENABLE
);
2221 /* Ok, see if we can change our interrupt status register by
2222 * sending ourselves an interrupt. If so, then MMIO works.
2223 * The 50usec delay is arbitrary -- it could probably be smaller.
2225 val
= ioread32(ioaddr
+ TYPHOON_REG_INTR_STATUS
);
2226 if((val
& TYPHOON_INTR_SELF
) == 0) {
2227 iowrite32(1, ioaddr
+ TYPHOON_REG_SELF_INTERRUPT
);
2228 ioread32(ioaddr
+ TYPHOON_REG_INTR_STATUS
);
2230 val
= ioread32(ioaddr
+ TYPHOON_REG_INTR_STATUS
);
2231 if(val
& TYPHOON_INTR_SELF
)
2235 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_MASK
);
2236 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_STATUS
);
2237 iowrite32(TYPHOON_INTR_NONE
, ioaddr
+ TYPHOON_REG_INTR_ENABLE
);
2238 ioread32(ioaddr
+ TYPHOON_REG_INTR_STATUS
);
2241 pci_iounmap(pdev
, ioaddr
);
2245 pr_info("%s: falling back to port IO\n", pci_name(pdev
));
2249 static const struct net_device_ops typhoon_netdev_ops
= {
2250 .ndo_open
= typhoon_open
,
2251 .ndo_stop
= typhoon_close
,
2252 .ndo_start_xmit
= typhoon_start_tx
,
2253 .ndo_set_rx_mode
= typhoon_set_rx_mode
,
2254 .ndo_tx_timeout
= typhoon_tx_timeout
,
2255 .ndo_get_stats
= typhoon_get_stats
,
2256 .ndo_validate_addr
= eth_validate_addr
,
2257 .ndo_set_mac_address
= eth_mac_addr
,
2258 .ndo_change_mtu
= eth_change_mtu
,
2261 static int __devinit
2262 typhoon_init_one(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
2264 struct net_device
*dev
;
2266 int card_id
= (int) ent
->driver_data
;
2267 void __iomem
*ioaddr
;
2269 dma_addr_t shared_dma
;
2270 struct cmd_desc xp_cmd
;
2271 struct resp_desc xp_resp
[3];
2273 const char *err_msg
;
2275 dev
= alloc_etherdev(sizeof(*tp
));
2277 err_msg
= "unable to alloc new net device";
2281 SET_NETDEV_DEV(dev
, &pdev
->dev
);
2283 err
= pci_enable_device(pdev
);
2285 err_msg
= "unable to enable device";
2289 err
= pci_set_mwi(pdev
);
2291 err_msg
= "unable to set MWI";
2292 goto error_out_disable
;
2295 err
= pci_set_dma_mask(pdev
, DMA_BIT_MASK(32));
2297 err_msg
= "No usable DMA configuration";
2301 /* sanity checks on IO and MMIO BARs
2303 if(!(pci_resource_flags(pdev
, 0) & IORESOURCE_IO
)) {
2304 err_msg
= "region #1 not a PCI IO resource, aborting";
2308 if(pci_resource_len(pdev
, 0) < 128) {
2309 err_msg
= "Invalid PCI IO region size, aborting";
2313 if(!(pci_resource_flags(pdev
, 1) & IORESOURCE_MEM
)) {
2314 err_msg
= "region #1 not a PCI MMIO resource, aborting";
2318 if(pci_resource_len(pdev
, 1) < 128) {
2319 err_msg
= "Invalid PCI MMIO region size, aborting";
2324 err
= pci_request_regions(pdev
, KBUILD_MODNAME
);
2326 err_msg
= "could not request regions";
2330 /* map our registers
2332 if(use_mmio
!= 0 && use_mmio
!= 1)
2333 use_mmio
= typhoon_test_mmio(pdev
);
2335 ioaddr
= pci_iomap(pdev
, use_mmio
, 128);
2337 err_msg
= "cannot remap registers, aborting";
2339 goto error_out_regions
;
2342 /* allocate pci dma space for rx and tx descriptor rings
2344 shared
= pci_alloc_consistent(pdev
, sizeof(struct typhoon_shared
),
2347 err_msg
= "could not allocate DMA memory";
2349 goto error_out_remap
;
2352 dev
->irq
= pdev
->irq
;
2353 tp
= netdev_priv(dev
);
2354 tp
->shared
= shared
;
2355 tp
->shared_dma
= shared_dma
;
2358 tp
->ioaddr
= ioaddr
;
2359 tp
->tx_ioaddr
= ioaddr
;
2363 * 1) Reset the adapter to clear any bad juju
2364 * 2) Reload the sleep image
2365 * 3) Boot the sleep image
2366 * 4) Get the hardware address.
2367 * 5) Put the card to sleep.
2369 if (typhoon_reset(ioaddr
, WaitSleep
) < 0) {
2370 err_msg
= "could not reset 3XP";
2375 /* Now that we've reset the 3XP and are sure it's not going to
2376 * write all over memory, enable bus mastering, and save our
2377 * state for resuming after a suspend.
2379 pci_set_master(pdev
);
2380 pci_save_state(pdev
);
2382 typhoon_init_interface(tp
);
2383 typhoon_init_rings(tp
);
2385 if(typhoon_boot_3XP(tp
, TYPHOON_STATUS_WAITING_FOR_HOST
) < 0) {
2386 err_msg
= "cannot boot 3XP sleep image";
2388 goto error_out_reset
;
2391 INIT_COMMAND_WITH_RESPONSE(&xp_cmd
, TYPHOON_CMD_READ_MAC_ADDRESS
);
2392 if(typhoon_issue_command(tp
, 1, &xp_cmd
, 1, xp_resp
) < 0) {
2393 err_msg
= "cannot read MAC address";
2395 goto error_out_reset
;
2398 *(__be16
*)&dev
->dev_addr
[0] = htons(le16_to_cpu(xp_resp
[0].parm1
));
2399 *(__be32
*)&dev
->dev_addr
[2] = htonl(le32_to_cpu(xp_resp
[0].parm2
));
2401 if(!is_valid_ether_addr(dev
->dev_addr
)) {
2402 err_msg
= "Could not obtain valid ethernet address, aborting";
2403 goto error_out_reset
;
2406 /* Read the Sleep Image version last, so the response is valid
2407 * later when we print out the version reported.
2409 INIT_COMMAND_WITH_RESPONSE(&xp_cmd
, TYPHOON_CMD_READ_VERSIONS
);
2410 if(typhoon_issue_command(tp
, 1, &xp_cmd
, 3, xp_resp
) < 0) {
2411 err_msg
= "Could not get Sleep Image version";
2412 goto error_out_reset
;
2415 tp
->capabilities
= typhoon_card_info
[card_id
].capabilities
;
2416 tp
->xcvr_select
= TYPHOON_XCVR_AUTONEG
;
2418 /* Typhoon 1.0 Sleep Images return one response descriptor to the
2419 * READ_VERSIONS command. Those versions are OK after waking up
2420 * from sleep without needing a reset. Typhoon 1.1+ Sleep Images
2421 * seem to need a little extra help to get started. Since we don't
2422 * know how to nudge it along, just kick it.
2424 if(xp_resp
[0].numDesc
!= 0)
2425 tp
->capabilities
|= TYPHOON_WAKEUP_NEEDS_RESET
;
2427 if(typhoon_sleep(tp
, PCI_D3hot
, 0) < 0) {
2428 err_msg
= "cannot put adapter to sleep";
2430 goto error_out_reset
;
2433 /* The chip-specific entries in the device structure. */
2434 dev
->netdev_ops
= &typhoon_netdev_ops
;
2435 netif_napi_add(dev
, &tp
->napi
, typhoon_poll
, 16);
2436 dev
->watchdog_timeo
= TX_TIMEOUT
;
2438 SET_ETHTOOL_OPS(dev
, &typhoon_ethtool_ops
);
2440 /* We can handle scatter gather, up to 16 entries, and
2441 * we can do IP checksumming (only version 4, doh...)
2443 * There's no way to turn off the RX VLAN offloading and stripping
2444 * on the current 3XP firmware -- it does not respect the offload
2445 * settings -- so we only allow the user to toggle the TX processing.
2447 dev
->hw_features
= NETIF_F_SG
| NETIF_F_IP_CSUM
| NETIF_F_TSO
|
2449 dev
->features
= dev
->hw_features
|
2450 NETIF_F_HW_VLAN_RX
| NETIF_F_RXCSUM
;
2452 if(register_netdev(dev
) < 0) {
2453 err_msg
= "unable to register netdev";
2454 goto error_out_reset
;
2457 pci_set_drvdata(pdev
, dev
);
2459 netdev_info(dev
, "%s at %s 0x%llx, %pM\n",
2460 typhoon_card_info
[card_id
].name
,
2461 use_mmio
? "MMIO" : "IO",
2462 (unsigned long long)pci_resource_start(pdev
, use_mmio
),
2465 /* xp_resp still contains the response to the READ_VERSIONS command.
2466 * For debugging, let the user know what version he has.
2468 if(xp_resp
[0].numDesc
== 0) {
2469 /* This is the Typhoon 1.0 type Sleep Image, last 16 bits
2470 * of version is Month/Day of build.
2472 u16 monthday
= le32_to_cpu(xp_resp
[0].parm2
) & 0xffff;
2473 netdev_info(dev
, "Typhoon 1.0 Sleep Image built %02u/%02u/2000\n",
2474 monthday
>> 8, monthday
& 0xff);
2475 } else if(xp_resp
[0].numDesc
== 2) {
2476 /* This is the Typhoon 1.1+ type Sleep Image
2478 u32 sleep_ver
= le32_to_cpu(xp_resp
[0].parm2
);
2479 u8
*ver_string
= (u8
*) &xp_resp
[1];
2481 netdev_info(dev
, "Typhoon 1.1+ Sleep Image version %02x.%03x.%03x %s\n",
2482 sleep_ver
>> 24, (sleep_ver
>> 12) & 0xfff,
2483 sleep_ver
& 0xfff, ver_string
);
2485 netdev_warn(dev
, "Unknown Sleep Image version (%u:%04x)\n",
2486 xp_resp
[0].numDesc
, le32_to_cpu(xp_resp
[0].parm2
));
2492 typhoon_reset(ioaddr
, NoWait
);
2495 pci_free_consistent(pdev
, sizeof(struct typhoon_shared
),
2496 shared
, shared_dma
);
2498 pci_iounmap(pdev
, ioaddr
);
2500 pci_release_regions(pdev
);
2502 pci_clear_mwi(pdev
);
2504 pci_disable_device(pdev
);
2508 pr_err("%s: %s\n", pci_name(pdev
), err_msg
);
2512 static void __devexit
2513 typhoon_remove_one(struct pci_dev
*pdev
)
2515 struct net_device
*dev
= pci_get_drvdata(pdev
);
2516 struct typhoon
*tp
= netdev_priv(dev
);
2518 unregister_netdev(dev
);
2519 pci_set_power_state(pdev
, PCI_D0
);
2520 pci_restore_state(pdev
);
2521 typhoon_reset(tp
->ioaddr
, NoWait
);
2522 pci_iounmap(pdev
, tp
->ioaddr
);
2523 pci_free_consistent(pdev
, sizeof(struct typhoon_shared
),
2524 tp
->shared
, tp
->shared_dma
);
2525 pci_release_regions(pdev
);
2526 pci_clear_mwi(pdev
);
2527 pci_disable_device(pdev
);
2528 pci_set_drvdata(pdev
, NULL
);
2532 static struct pci_driver typhoon_driver
= {
2533 .name
= KBUILD_MODNAME
,
2534 .id_table
= typhoon_pci_tbl
,
2535 .probe
= typhoon_init_one
,
2536 .remove
= __devexit_p(typhoon_remove_one
),
2538 .suspend
= typhoon_suspend
,
2539 .resume
= typhoon_resume
,
2546 return pci_register_driver(&typhoon_driver
);
2550 typhoon_cleanup(void)
2553 release_firmware(typhoon_fw
);
2554 pci_unregister_driver(&typhoon_driver
);
2557 module_init(typhoon_init
);
2558 module_exit(typhoon_cleanup
);