Linux 3.12.39
[linux/fpc-iii.git] / drivers / spi / spi-dw-mid.c
blob1389fefe8814105a857c0dcb24d5a64485080ca5
1 /*
2 * Special handling for DW core on Intel MID platform
4 * Copyright (c) 2009, Intel Corporation.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
15 * You should have received a copy of the GNU General Public License along
16 * with this program; if not, write to the Free Software Foundation,
17 * Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
20 #include <linux/dma-mapping.h>
21 #include <linux/dmaengine.h>
22 #include <linux/interrupt.h>
23 #include <linux/slab.h>
24 #include <linux/spi/spi.h>
25 #include <linux/types.h>
27 #include "spi-dw.h"
29 #ifdef CONFIG_SPI_DW_MID_DMA
30 #include <linux/intel_mid_dma.h>
31 #include <linux/pci.h>
33 struct mid_dma {
34 struct intel_mid_dma_slave dmas_tx;
35 struct intel_mid_dma_slave dmas_rx;
38 static bool mid_spi_dma_chan_filter(struct dma_chan *chan, void *param)
40 struct dw_spi *dws = param;
42 return dws->dmac && (&dws->dmac->dev == chan->device->dev);
45 static int mid_spi_dma_init(struct dw_spi *dws)
47 struct mid_dma *dw_dma = dws->dma_priv;
48 struct intel_mid_dma_slave *rxs, *txs;
49 dma_cap_mask_t mask;
52 * Get pci device for DMA controller, currently it could only
53 * be the DMA controller of either Moorestown or Medfield
55 dws->dmac = pci_get_device(PCI_VENDOR_ID_INTEL, 0x0813, NULL);
56 if (!dws->dmac)
57 dws->dmac = pci_get_device(PCI_VENDOR_ID_INTEL, 0x0827, NULL);
59 dma_cap_zero(mask);
60 dma_cap_set(DMA_SLAVE, mask);
62 /* 1. Init rx channel */
63 dws->rxchan = dma_request_channel(mask, mid_spi_dma_chan_filter, dws);
64 if (!dws->rxchan)
65 goto err_exit;
66 rxs = &dw_dma->dmas_rx;
67 rxs->hs_mode = LNW_DMA_HW_HS;
68 rxs->cfg_mode = LNW_DMA_PER_TO_MEM;
69 dws->rxchan->private = rxs;
71 /* 2. Init tx channel */
72 dws->txchan = dma_request_channel(mask, mid_spi_dma_chan_filter, dws);
73 if (!dws->txchan)
74 goto free_rxchan;
75 txs = &dw_dma->dmas_tx;
76 txs->hs_mode = LNW_DMA_HW_HS;
77 txs->cfg_mode = LNW_DMA_MEM_TO_PER;
78 dws->txchan->private = txs;
80 dws->dma_inited = 1;
81 return 0;
83 free_rxchan:
84 dma_release_channel(dws->rxchan);
85 err_exit:
86 return -1;
90 static void mid_spi_dma_exit(struct dw_spi *dws)
92 if (!dws->dma_inited)
93 return;
95 dmaengine_terminate_all(dws->txchan);
96 dma_release_channel(dws->txchan);
98 dmaengine_terminate_all(dws->rxchan);
99 dma_release_channel(dws->rxchan);
103 * dws->dma_chan_done is cleared before the dma transfer starts,
104 * callback for rx/tx channel will each increment it by 1.
105 * Reaching 2 means the whole spi transaction is done.
107 static void dw_spi_dma_done(void *arg)
109 struct dw_spi *dws = arg;
111 if (++dws->dma_chan_done != 2)
112 return;
113 dw_spi_xfer_done(dws);
116 static int mid_spi_dma_transfer(struct dw_spi *dws, int cs_change)
118 struct dma_async_tx_descriptor *txdesc = NULL, *rxdesc = NULL;
119 struct dma_chan *txchan, *rxchan;
120 struct dma_slave_config txconf, rxconf;
121 u16 dma_ctrl = 0;
123 /* 1. setup DMA related registers */
124 if (cs_change) {
125 spi_enable_chip(dws, 0);
126 dw_writew(dws, DW_SPI_DMARDLR, 0xf);
127 dw_writew(dws, DW_SPI_DMATDLR, 0x10);
128 if (dws->tx_dma)
129 dma_ctrl |= 0x2;
130 if (dws->rx_dma)
131 dma_ctrl |= 0x1;
132 dw_writew(dws, DW_SPI_DMACR, dma_ctrl);
133 spi_enable_chip(dws, 1);
136 dws->dma_chan_done = 0;
137 txchan = dws->txchan;
138 rxchan = dws->rxchan;
140 /* 2. Prepare the TX dma transfer */
141 txconf.direction = DMA_MEM_TO_DEV;
142 txconf.dst_addr = dws->dma_addr;
143 txconf.dst_maxburst = LNW_DMA_MSIZE_16;
144 txconf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
145 txconf.dst_addr_width = dws->dma_width;
146 txconf.device_fc = false;
148 txchan->device->device_control(txchan, DMA_SLAVE_CONFIG,
149 (unsigned long) &txconf);
151 memset(&dws->tx_sgl, 0, sizeof(dws->tx_sgl));
152 dws->tx_sgl.dma_address = dws->tx_dma;
153 dws->tx_sgl.length = dws->len;
155 txdesc = dmaengine_prep_slave_sg(txchan,
156 &dws->tx_sgl,
158 DMA_MEM_TO_DEV,
159 DMA_PREP_INTERRUPT | DMA_COMPL_SKIP_DEST_UNMAP);
160 txdesc->callback = dw_spi_dma_done;
161 txdesc->callback_param = dws;
163 /* 3. Prepare the RX dma transfer */
164 rxconf.direction = DMA_DEV_TO_MEM;
165 rxconf.src_addr = dws->dma_addr;
166 rxconf.src_maxburst = LNW_DMA_MSIZE_16;
167 rxconf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
168 rxconf.src_addr_width = dws->dma_width;
169 rxconf.device_fc = false;
171 rxchan->device->device_control(rxchan, DMA_SLAVE_CONFIG,
172 (unsigned long) &rxconf);
174 memset(&dws->rx_sgl, 0, sizeof(dws->rx_sgl));
175 dws->rx_sgl.dma_address = dws->rx_dma;
176 dws->rx_sgl.length = dws->len;
178 rxdesc = dmaengine_prep_slave_sg(rxchan,
179 &dws->rx_sgl,
181 DMA_DEV_TO_MEM,
182 DMA_PREP_INTERRUPT | DMA_COMPL_SKIP_DEST_UNMAP);
183 rxdesc->callback = dw_spi_dma_done;
184 rxdesc->callback_param = dws;
186 /* rx must be started before tx due to spi instinct */
187 rxdesc->tx_submit(rxdesc);
188 txdesc->tx_submit(txdesc);
189 return 0;
192 static struct dw_spi_dma_ops mid_dma_ops = {
193 .dma_init = mid_spi_dma_init,
194 .dma_exit = mid_spi_dma_exit,
195 .dma_transfer = mid_spi_dma_transfer,
197 #endif
199 /* Some specific info for SPI0 controller on Moorestown */
201 /* HW info for MRST CLk Control Unit, one 32b reg */
202 #define MRST_SPI_CLK_BASE 100000000 /* 100m */
203 #define MRST_CLK_SPI0_REG 0xff11d86c
204 #define CLK_SPI_BDIV_OFFSET 0
205 #define CLK_SPI_BDIV_MASK 0x00000007
206 #define CLK_SPI_CDIV_OFFSET 9
207 #define CLK_SPI_CDIV_MASK 0x00000e00
208 #define CLK_SPI_DISABLE_OFFSET 8
210 int dw_spi_mid_init(struct dw_spi *dws)
212 void __iomem *clk_reg;
213 u32 clk_cdiv;
215 clk_reg = ioremap_nocache(MRST_CLK_SPI0_REG, 16);
216 if (!clk_reg)
217 return -ENOMEM;
219 /* get SPI controller operating freq info */
220 clk_cdiv = (readl(clk_reg) & CLK_SPI_CDIV_MASK) >> CLK_SPI_CDIV_OFFSET;
221 dws->max_freq = MRST_SPI_CLK_BASE / (clk_cdiv + 1);
222 iounmap(clk_reg);
224 dws->num_cs = 16;
226 #ifdef CONFIG_SPI_DW_MID_DMA
227 dws->dma_priv = kzalloc(sizeof(struct mid_dma), GFP_KERNEL);
228 if (!dws->dma_priv)
229 return -ENOMEM;
230 dws->dma_ops = &mid_dma_ops;
231 #endif
232 return 0;