2 * SuperH HSPI bus driver
4 * Copyright (C) 2011 Kuninori Morimoto
7 * Based on pxa2xx_spi.c:
8 * Copyright (C) 2011 Renesas Solutions Corp.
9 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; version 2 of the License.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
26 #include <linux/clk.h>
27 #include <linux/module.h>
28 #include <linux/kernel.h>
29 #include <linux/timer.h>
30 #include <linux/delay.h>
31 #include <linux/list.h>
32 #include <linux/interrupt.h>
33 #include <linux/platform_device.h>
34 #include <linux/pm_runtime.h>
36 #include <linux/spi/spi.h>
37 #include <linux/spi/sh_hspi.h>
49 #define hspi2info(h) (h->dev->platform_data)
53 struct spi_master
*master
;
61 static void hspi_write(struct hspi_priv
*hspi
, int reg
, u32 val
)
63 iowrite32(val
, hspi
->addr
+ reg
);
66 static u32
hspi_read(struct hspi_priv
*hspi
, int reg
)
68 return ioread32(hspi
->addr
+ reg
);
71 static void hspi_bit_set(struct hspi_priv
*hspi
, int reg
, u32 mask
, u32 set
)
73 u32 val
= hspi_read(hspi
, reg
);
78 hspi_write(hspi
, reg
, val
);
84 static int hspi_status_check_timeout(struct hspi_priv
*hspi
, u32 mask
, u32 val
)
89 if ((mask
& hspi_read(hspi
, SPSR
)) == val
)
95 dev_err(hspi
->dev
, "timeout\n");
100 * spi master function
103 #define hspi_hw_cs_enable(hspi) hspi_hw_cs_ctrl(hspi, 0)
104 #define hspi_hw_cs_disable(hspi) hspi_hw_cs_ctrl(hspi, 1)
105 static void hspi_hw_cs_ctrl(struct hspi_priv
*hspi
, int hi
)
107 hspi_bit_set(hspi
, SPSCR
, (1 << 6), (hi
) << 6);
110 static void hspi_hw_setup(struct hspi_priv
*hspi
,
111 struct spi_message
*msg
,
112 struct spi_transfer
*t
)
114 struct spi_device
*spi
= msg
->spi
;
115 struct device
*dev
= hspi
->dev
;
118 u32 rate
, best_rate
, min
, tmp
;
120 target_rate
= t
? t
->speed_hz
: 0;
122 target_rate
= spi
->max_speed_hz
;
125 * find best IDIV/CLKCx settings
130 for (idiv_clk
= 0x00; idiv_clk
<= 0x3F; idiv_clk
++) {
131 rate
= clk_get_rate(hspi
->clk
);
133 /* IDIV calculation */
134 if (idiv_clk
& (1 << 5))
139 /* CLKCx calculation */
140 rate
/= (((idiv_clk
& 0x1F) + 1) * 2) ;
142 /* save best settings */
143 tmp
= abs(target_rate
- rate
);
151 if (spi
->mode
& SPI_CPHA
)
153 if (spi
->mode
& SPI_CPOL
)
156 dev_dbg(dev
, "speed %d/%d\n", target_rate
, best_rate
);
158 hspi_write(hspi
, SPCR
, spcr
);
159 hspi_write(hspi
, SPSR
, 0x0);
160 hspi_write(hspi
, SPSCR
, 0x21); /* master mode / CS control */
163 static int hspi_transfer_one_message(struct spi_master
*master
,
164 struct spi_message
*msg
)
166 struct hspi_priv
*hspi
= spi_master_get_devdata(master
);
167 struct spi_transfer
*t
;
171 unsigned int cs_change
;
172 const int nsecs
= 50;
174 dev_dbg(hspi
->dev
, "%s\n", __func__
);
178 list_for_each_entry(t
, &msg
->transfers
, transfer_list
) {
181 hspi_hw_setup(hspi
, msg
, t
);
182 hspi_hw_cs_enable(hspi
);
185 cs_change
= t
->cs_change
;
187 for (i
= 0; i
< t
->len
; i
++) {
190 ret
= hspi_status_check_timeout(hspi
, 0x1, 0);
196 tx
= (u32
)((u8
*)t
->tx_buf
)[i
];
198 hspi_write(hspi
, SPTBR
, tx
);
201 ret
= hspi_status_check_timeout(hspi
, 0x4, 0x4);
205 rx
= hspi_read(hspi
, SPRBR
);
207 ((u8
*)t
->rx_buf
)[i
] = (u8
)rx
;
211 msg
->actual_length
+= t
->len
;
214 udelay(t
->delay_usecs
);
218 hspi_hw_cs_disable(hspi
);
226 hspi_hw_cs_disable(hspi
);
228 spi_finalize_current_message(master
);
233 static int hspi_setup(struct spi_device
*spi
)
235 struct hspi_priv
*hspi
= spi_master_get_devdata(spi
->master
);
236 struct device
*dev
= hspi
->dev
;
238 if (8 != spi
->bits_per_word
) {
239 dev_err(dev
, "bits_per_word should be 8\n");
243 dev_dbg(dev
, "%s setup\n", spi
->modalias
);
248 static void hspi_cleanup(struct spi_device
*spi
)
250 struct hspi_priv
*hspi
= spi_master_get_devdata(spi
->master
);
251 struct device
*dev
= hspi
->dev
;
253 dev_dbg(dev
, "%s cleanup\n", spi
->modalias
);
256 static int hspi_probe(struct platform_device
*pdev
)
258 struct resource
*res
;
259 struct spi_master
*master
;
260 struct hspi_priv
*hspi
;
265 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
267 dev_err(&pdev
->dev
, "invalid resource\n");
271 master
= spi_alloc_master(&pdev
->dev
, sizeof(*hspi
));
273 dev_err(&pdev
->dev
, "spi_alloc_master error.\n");
277 clk
= clk_get(NULL
, "shyway_clk");
279 dev_err(&pdev
->dev
, "shyway_clk is required\n");
284 hspi
= spi_master_get_devdata(master
);
285 platform_set_drvdata(pdev
, hspi
);
288 hspi
->master
= master
;
289 hspi
->dev
= &pdev
->dev
;
291 hspi
->addr
= devm_ioremap(hspi
->dev
,
292 res
->start
, resource_size(res
));
294 dev_err(&pdev
->dev
, "ioremap error.\n");
299 pm_runtime_enable(&pdev
->dev
);
301 master
->num_chipselect
= 1;
302 master
->bus_num
= pdev
->id
;
303 master
->setup
= hspi_setup
;
304 master
->cleanup
= hspi_cleanup
;
305 master
->mode_bits
= SPI_CPOL
| SPI_CPHA
;
306 master
->auto_runtime_pm
= true;
307 master
->transfer_one_message
= hspi_transfer_one_message
;
308 ret
= spi_register_master(master
);
310 dev_err(&pdev
->dev
, "spi_register_master error.\n");
319 spi_master_put(master
);
324 static int hspi_remove(struct platform_device
*pdev
)
326 struct hspi_priv
*hspi
= platform_get_drvdata(pdev
);
328 pm_runtime_disable(&pdev
->dev
);
331 spi_unregister_master(hspi
->master
);
336 static struct platform_driver hspi_driver
= {
338 .remove
= hspi_remove
,
341 .owner
= THIS_MODULE
,
344 module_platform_driver(hspi_driver
);
346 MODULE_DESCRIPTION("SuperH HSPI bus driver");
347 MODULE_LICENSE("GPL");
348 MODULE_AUTHOR("Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>");
349 MODULE_ALIAS("platform:sh_spi");