2 * su.c: Small serial driver for keyboard/mouse interface on sparc32/PCI
4 * Copyright (C) 1997 Eddie C. Dost (ecd@skynet.be)
5 * Copyright (C) 1998-1999 Pete Zaitcev (zaitcev@yahoo.com)
7 * This is mainly a variation of 8250.c, credits go to authors mentioned
8 * therein. In fact this driver should be merged into the generic 8250.c
9 * infrastructure perhaps using a 8250_sparc.c module.
11 * Fixed to use tty_get_baud_rate().
12 * Theodore Ts'o <tytso@mit.edu>, 2001-Oct-12
14 * Converted to new 2.5.x UART layer.
15 * David S. Miller (davem@davemloft.net), 2002-Jul-29
18 #include <linux/module.h>
19 #include <linux/kernel.h>
20 #include <linux/spinlock.h>
21 #include <linux/errno.h>
22 #include <linux/tty.h>
23 #include <linux/tty_flip.h>
24 #include <linux/major.h>
25 #include <linux/string.h>
26 #include <linux/ptrace.h>
27 #include <linux/ioport.h>
28 #include <linux/circ_buf.h>
29 #include <linux/serial.h>
30 #include <linux/sysrq.h>
31 #include <linux/console.h>
32 #include <linux/slab.h>
34 #include <linux/serio.h>
36 #include <linux/serial_reg.h>
37 #include <linux/init.h>
38 #include <linux/delay.h>
39 #include <linux/of_device.h>
44 #include <asm/setup.h>
46 #if defined(CONFIG_SERIAL_SUNSU_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
50 #include <linux/serial_core.h>
51 #include <linux/sunserialcore.h>
53 /* We are on a NS PC87303 clocked with 24.0 MHz, which results
54 * in a UART clock of 1.8462 MHz.
56 #define SU_BASE_BAUD (1846200 / 16)
58 enum su_type
{ SU_PORT_NONE
, SU_PORT_MS
, SU_PORT_KBD
, SU_PORT_PORT
};
59 static char *su_typev
[] = { "su(???)", "su(mouse)", "su(kbd)", "su(serial)" };
61 struct serial_uart_config
{
63 int dfl_xmit_fifo_size
;
68 * Here we define the default xmit fifo size used for each type of UART.
70 static const struct serial_uart_config uart_config
[] = {
75 { "16550A", 16, UART_CLEAR_FIFO
| UART_USE_FIFO
},
77 { "ST16650", 1, UART_CLEAR_FIFO
| UART_STARTECH
},
78 { "ST16650V2", 32, UART_CLEAR_FIFO
| UART_USE_FIFO
| UART_STARTECH
},
79 { "TI16750", 64, UART_CLEAR_FIFO
| UART_USE_FIFO
},
81 { "16C950/954", 128, UART_CLEAR_FIFO
| UART_USE_FIFO
},
82 { "ST16654", 64, UART_CLEAR_FIFO
| UART_USE_FIFO
| UART_STARTECH
},
83 { "XR16850", 128, UART_CLEAR_FIFO
| UART_USE_FIFO
| UART_STARTECH
},
84 { "RSA", 2048, UART_CLEAR_FIFO
| UART_USE_FIFO
}
87 struct uart_sunsu_port
{
88 struct uart_port port
;
93 unsigned int lsr_break_flag
;
96 /* Probing information. */
98 unsigned int type_probed
; /* XXX Stupid */
99 unsigned long reg_size
;
107 static unsigned int serial_in(struct uart_sunsu_port
*up
, int offset
)
109 offset
<<= up
->port
.regshift
;
111 switch (up
->port
.iotype
) {
113 outb(up
->port
.hub6
- 1 + offset
, up
->port
.iobase
);
114 return inb(up
->port
.iobase
+ 1);
117 return readb(up
->port
.membase
+ offset
);
120 return inb(up
->port
.iobase
+ offset
);
124 static void serial_out(struct uart_sunsu_port
*up
, int offset
, int value
)
126 #ifndef CONFIG_SPARC64
128 * MrCoffee has weird schematics: IRQ4 & P10(?) pins of SuperIO are
129 * connected with a gate then go to SlavIO. When IRQ4 goes tristated
130 * gate outputs a logical one. Since we use level triggered interrupts
131 * we have lockup and watchdog reset. We cannot mask IRQ because
132 * keyboard shares IRQ with us (Word has it as Bob Smelik's design).
133 * This problem is similar to what Alpha people suffer, see serial.c.
135 if (offset
== UART_MCR
)
136 value
|= UART_MCR_OUT2
;
138 offset
<<= up
->port
.regshift
;
140 switch (up
->port
.iotype
) {
142 outb(up
->port
.hub6
- 1 + offset
, up
->port
.iobase
);
143 outb(value
, up
->port
.iobase
+ 1);
147 writeb(value
, up
->port
.membase
+ offset
);
151 outb(value
, up
->port
.iobase
+ offset
);
156 * We used to support using pause I/O for certain machines. We
157 * haven't supported this for a while, but just in case it's badly
158 * needed for certain old 386 machines, I've left these #define's
161 #define serial_inp(up, offset) serial_in(up, offset)
162 #define serial_outp(up, offset, value) serial_out(up, offset, value)
168 static void serial_icr_write(struct uart_sunsu_port
*up
, int offset
, int value
)
170 serial_out(up
, UART_SCR
, offset
);
171 serial_out(up
, UART_ICR
, value
);
174 #if 0 /* Unused currently */
175 static unsigned int serial_icr_read(struct uart_sunsu_port
*up
, int offset
)
179 serial_icr_write(up
, UART_ACR
, up
->acr
| UART_ACR_ICRRD
);
180 serial_out(up
, UART_SCR
, offset
);
181 value
= serial_in(up
, UART_ICR
);
182 serial_icr_write(up
, UART_ACR
, up
->acr
);
188 #ifdef CONFIG_SERIAL_8250_RSA
190 * Attempts to turn on the RSA FIFO. Returns zero on failure.
191 * We set the port uart clock rate if we succeed.
193 static int __enable_rsa(struct uart_sunsu_port
*up
)
198 mode
= serial_inp(up
, UART_RSA_MSR
);
199 result
= mode
& UART_RSA_MSR_FIFO
;
202 serial_outp(up
, UART_RSA_MSR
, mode
| UART_RSA_MSR_FIFO
);
203 mode
= serial_inp(up
, UART_RSA_MSR
);
204 result
= mode
& UART_RSA_MSR_FIFO
;
208 up
->port
.uartclk
= SERIAL_RSA_BAUD_BASE
* 16;
213 static void enable_rsa(struct uart_sunsu_port
*up
)
215 if (up
->port
.type
== PORT_RSA
) {
216 if (up
->port
.uartclk
!= SERIAL_RSA_BAUD_BASE
* 16) {
217 spin_lock_irq(&up
->port
.lock
);
219 spin_unlock_irq(&up
->port
.lock
);
221 if (up
->port
.uartclk
== SERIAL_RSA_BAUD_BASE
* 16)
222 serial_outp(up
, UART_RSA_FRR
, 0);
227 * Attempts to turn off the RSA FIFO. Returns zero on failure.
228 * It is unknown why interrupts were disabled in here. However,
229 * the caller is expected to preserve this behaviour by grabbing
230 * the spinlock before calling this function.
232 static void disable_rsa(struct uart_sunsu_port
*up
)
237 if (up
->port
.type
== PORT_RSA
&&
238 up
->port
.uartclk
== SERIAL_RSA_BAUD_BASE
* 16) {
239 spin_lock_irq(&up
->port
.lock
);
241 mode
= serial_inp(up
, UART_RSA_MSR
);
242 result
= !(mode
& UART_RSA_MSR_FIFO
);
245 serial_outp(up
, UART_RSA_MSR
, mode
& ~UART_RSA_MSR_FIFO
);
246 mode
= serial_inp(up
, UART_RSA_MSR
);
247 result
= !(mode
& UART_RSA_MSR_FIFO
);
251 up
->port
.uartclk
= SERIAL_RSA_BAUD_BASE_LO
* 16;
252 spin_unlock_irq(&up
->port
.lock
);
255 #endif /* CONFIG_SERIAL_8250_RSA */
257 static inline void __stop_tx(struct uart_sunsu_port
*p
)
259 if (p
->ier
& UART_IER_THRI
) {
260 p
->ier
&= ~UART_IER_THRI
;
261 serial_out(p
, UART_IER
, p
->ier
);
265 static void sunsu_stop_tx(struct uart_port
*port
)
267 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
272 * We really want to stop the transmitter from sending.
274 if (up
->port
.type
== PORT_16C950
) {
275 up
->acr
|= UART_ACR_TXDIS
;
276 serial_icr_write(up
, UART_ACR
, up
->acr
);
280 static void sunsu_start_tx(struct uart_port
*port
)
282 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
284 if (!(up
->ier
& UART_IER_THRI
)) {
285 up
->ier
|= UART_IER_THRI
;
286 serial_out(up
, UART_IER
, up
->ier
);
290 * Re-enable the transmitter if we disabled it.
292 if (up
->port
.type
== PORT_16C950
&& up
->acr
& UART_ACR_TXDIS
) {
293 up
->acr
&= ~UART_ACR_TXDIS
;
294 serial_icr_write(up
, UART_ACR
, up
->acr
);
298 static void sunsu_stop_rx(struct uart_port
*port
)
300 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
302 up
->ier
&= ~UART_IER_RLSI
;
303 up
->port
.read_status_mask
&= ~UART_LSR_DR
;
304 serial_out(up
, UART_IER
, up
->ier
);
307 static void sunsu_enable_ms(struct uart_port
*port
)
309 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
312 spin_lock_irqsave(&up
->port
.lock
, flags
);
313 up
->ier
|= UART_IER_MSI
;
314 serial_out(up
, UART_IER
, up
->ier
);
315 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
319 receive_chars(struct uart_sunsu_port
*up
, unsigned char *status
)
321 struct tty_port
*port
= &up
->port
.state
->port
;
322 unsigned char ch
, flag
;
324 int saw_console_brk
= 0;
327 ch
= serial_inp(up
, UART_RX
);
329 up
->port
.icount
.rx
++;
331 if (unlikely(*status
& (UART_LSR_BI
| UART_LSR_PE
|
332 UART_LSR_FE
| UART_LSR_OE
))) {
334 * For statistics only
336 if (*status
& UART_LSR_BI
) {
337 *status
&= ~(UART_LSR_FE
| UART_LSR_PE
);
338 up
->port
.icount
.brk
++;
339 if (up
->port
.cons
!= NULL
&&
340 up
->port
.line
== up
->port
.cons
->index
)
343 * We do the SysRQ and SAK checking
344 * here because otherwise the break
345 * may get masked by ignore_status_mask
346 * or read_status_mask.
348 if (uart_handle_break(&up
->port
))
350 } else if (*status
& UART_LSR_PE
)
351 up
->port
.icount
.parity
++;
352 else if (*status
& UART_LSR_FE
)
353 up
->port
.icount
.frame
++;
354 if (*status
& UART_LSR_OE
)
355 up
->port
.icount
.overrun
++;
358 * Mask off conditions which should be ingored.
360 *status
&= up
->port
.read_status_mask
;
362 if (up
->port
.cons
!= NULL
&&
363 up
->port
.line
== up
->port
.cons
->index
) {
364 /* Recover the break flag from console xmit */
365 *status
|= up
->lsr_break_flag
;
366 up
->lsr_break_flag
= 0;
369 if (*status
& UART_LSR_BI
) {
371 } else if (*status
& UART_LSR_PE
)
373 else if (*status
& UART_LSR_FE
)
376 if (uart_handle_sysrq_char(&up
->port
, ch
))
378 if ((*status
& up
->port
.ignore_status_mask
) == 0)
379 tty_insert_flip_char(port
, ch
, flag
);
380 if (*status
& UART_LSR_OE
)
382 * Overrun is special, since it's reported
383 * immediately, and doesn't affect the current
386 tty_insert_flip_char(port
, 0, TTY_OVERRUN
);
388 *status
= serial_inp(up
, UART_LSR
);
389 } while ((*status
& UART_LSR_DR
) && (max_count
-- > 0));
395 static void transmit_chars(struct uart_sunsu_port
*up
)
397 struct circ_buf
*xmit
= &up
->port
.state
->xmit
;
400 if (up
->port
.x_char
) {
401 serial_outp(up
, UART_TX
, up
->port
.x_char
);
402 up
->port
.icount
.tx
++;
406 if (uart_tx_stopped(&up
->port
)) {
407 sunsu_stop_tx(&up
->port
);
410 if (uart_circ_empty(xmit
)) {
415 count
= up
->port
.fifosize
;
417 serial_out(up
, UART_TX
, xmit
->buf
[xmit
->tail
]);
418 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
419 up
->port
.icount
.tx
++;
420 if (uart_circ_empty(xmit
))
422 } while (--count
> 0);
424 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
425 uart_write_wakeup(&up
->port
);
427 if (uart_circ_empty(xmit
))
431 static void check_modem_status(struct uart_sunsu_port
*up
)
435 status
= serial_in(up
, UART_MSR
);
437 if ((status
& UART_MSR_ANY_DELTA
) == 0)
440 if (status
& UART_MSR_TERI
)
441 up
->port
.icount
.rng
++;
442 if (status
& UART_MSR_DDSR
)
443 up
->port
.icount
.dsr
++;
444 if (status
& UART_MSR_DDCD
)
445 uart_handle_dcd_change(&up
->port
, status
& UART_MSR_DCD
);
446 if (status
& UART_MSR_DCTS
)
447 uart_handle_cts_change(&up
->port
, status
& UART_MSR_CTS
);
449 wake_up_interruptible(&up
->port
.state
->port
.delta_msr_wait
);
452 static irqreturn_t
sunsu_serial_interrupt(int irq
, void *dev_id
)
454 struct uart_sunsu_port
*up
= dev_id
;
456 unsigned char status
;
458 spin_lock_irqsave(&up
->port
.lock
, flags
);
461 status
= serial_inp(up
, UART_LSR
);
462 if (status
& UART_LSR_DR
)
463 receive_chars(up
, &status
);
464 check_modem_status(up
);
465 if (status
& UART_LSR_THRE
)
468 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
470 tty_flip_buffer_push(&up
->port
.state
->port
);
472 spin_lock_irqsave(&up
->port
.lock
, flags
);
474 } while (!(serial_in(up
, UART_IIR
) & UART_IIR_NO_INT
));
476 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
481 /* Separate interrupt handling path for keyboard/mouse ports. */
484 sunsu_change_speed(struct uart_port
*port
, unsigned int cflag
,
485 unsigned int iflag
, unsigned int quot
);
487 static void sunsu_change_mouse_baud(struct uart_sunsu_port
*up
)
489 unsigned int cur_cflag
= up
->cflag
;
493 up
->cflag
|= suncore_mouse_baud_cflag_next(cur_cflag
, &new_baud
);
495 quot
= up
->port
.uartclk
/ (16 * new_baud
);
497 sunsu_change_speed(&up
->port
, up
->cflag
, 0, quot
);
500 static void receive_kbd_ms_chars(struct uart_sunsu_port
*up
, int is_break
)
503 unsigned char ch
= serial_inp(up
, UART_RX
);
505 /* Stop-A is handled by drivers/char/keyboard.c now. */
506 if (up
->su_type
== SU_PORT_KBD
) {
508 serio_interrupt(&up
->serio
, ch
, 0);
510 } else if (up
->su_type
== SU_PORT_MS
) {
511 int ret
= suncore_mouse_baud_detection(ch
, is_break
);
515 sunsu_change_mouse_baud(up
);
522 serio_interrupt(&up
->serio
, ch
, 0);
527 } while (serial_in(up
, UART_LSR
) & UART_LSR_DR
);
530 static irqreturn_t
sunsu_kbd_ms_interrupt(int irq
, void *dev_id
)
532 struct uart_sunsu_port
*up
= dev_id
;
534 if (!(serial_in(up
, UART_IIR
) & UART_IIR_NO_INT
)) {
535 unsigned char status
= serial_inp(up
, UART_LSR
);
537 if ((status
& UART_LSR_DR
) || (status
& UART_LSR_BI
))
538 receive_kbd_ms_chars(up
, (status
& UART_LSR_BI
) != 0);
544 static unsigned int sunsu_tx_empty(struct uart_port
*port
)
546 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
550 spin_lock_irqsave(&up
->port
.lock
, flags
);
551 ret
= serial_in(up
, UART_LSR
) & UART_LSR_TEMT
? TIOCSER_TEMT
: 0;
552 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
557 static unsigned int sunsu_get_mctrl(struct uart_port
*port
)
559 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
560 unsigned char status
;
563 status
= serial_in(up
, UART_MSR
);
566 if (status
& UART_MSR_DCD
)
568 if (status
& UART_MSR_RI
)
570 if (status
& UART_MSR_DSR
)
572 if (status
& UART_MSR_CTS
)
577 static void sunsu_set_mctrl(struct uart_port
*port
, unsigned int mctrl
)
579 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
580 unsigned char mcr
= 0;
582 if (mctrl
& TIOCM_RTS
)
584 if (mctrl
& TIOCM_DTR
)
586 if (mctrl
& TIOCM_OUT1
)
587 mcr
|= UART_MCR_OUT1
;
588 if (mctrl
& TIOCM_OUT2
)
589 mcr
|= UART_MCR_OUT2
;
590 if (mctrl
& TIOCM_LOOP
)
591 mcr
|= UART_MCR_LOOP
;
593 serial_out(up
, UART_MCR
, mcr
);
596 static void sunsu_break_ctl(struct uart_port
*port
, int break_state
)
598 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
601 spin_lock_irqsave(&up
->port
.lock
, flags
);
602 if (break_state
== -1)
603 up
->lcr
|= UART_LCR_SBC
;
605 up
->lcr
&= ~UART_LCR_SBC
;
606 serial_out(up
, UART_LCR
, up
->lcr
);
607 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
610 static int sunsu_startup(struct uart_port
*port
)
612 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
616 if (up
->port
.type
== PORT_16C950
) {
617 /* Wake up and initialize UART */
619 serial_outp(up
, UART_LCR
, 0xBF);
620 serial_outp(up
, UART_EFR
, UART_EFR_ECB
);
621 serial_outp(up
, UART_IER
, 0);
622 serial_outp(up
, UART_LCR
, 0);
623 serial_icr_write(up
, UART_CSR
, 0); /* Reset the UART */
624 serial_outp(up
, UART_LCR
, 0xBF);
625 serial_outp(up
, UART_EFR
, UART_EFR_ECB
);
626 serial_outp(up
, UART_LCR
, 0);
629 #ifdef CONFIG_SERIAL_8250_RSA
631 * If this is an RSA port, see if we can kick it up to the
632 * higher speed clock.
638 * Clear the FIFO buffers and disable them.
639 * (they will be reenabled in set_termios())
641 if (uart_config
[up
->port
.type
].flags
& UART_CLEAR_FIFO
) {
642 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
);
643 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
|
644 UART_FCR_CLEAR_RCVR
| UART_FCR_CLEAR_XMIT
);
645 serial_outp(up
, UART_FCR
, 0);
649 * Clear the interrupt registers.
651 (void) serial_inp(up
, UART_LSR
);
652 (void) serial_inp(up
, UART_RX
);
653 (void) serial_inp(up
, UART_IIR
);
654 (void) serial_inp(up
, UART_MSR
);
657 * At this point, there's no way the LSR could still be 0xff;
658 * if it is, then bail out, because there's likely no UART
661 if (!(up
->port
.flags
& UPF_BUGGY_UART
) &&
662 (serial_inp(up
, UART_LSR
) == 0xff)) {
663 printk("ttyS%d: LSR safety check engaged!\n", up
->port
.line
);
667 if (up
->su_type
!= SU_PORT_PORT
) {
668 retval
= request_irq(up
->port
.irq
, sunsu_kbd_ms_interrupt
,
669 IRQF_SHARED
, su_typev
[up
->su_type
], up
);
671 retval
= request_irq(up
->port
.irq
, sunsu_serial_interrupt
,
672 IRQF_SHARED
, su_typev
[up
->su_type
], up
);
675 printk("su: Cannot register IRQ %d\n", up
->port
.irq
);
680 * Now, initialize the UART
682 serial_outp(up
, UART_LCR
, UART_LCR_WLEN8
);
684 spin_lock_irqsave(&up
->port
.lock
, flags
);
686 up
->port
.mctrl
|= TIOCM_OUT2
;
688 sunsu_set_mctrl(&up
->port
, up
->port
.mctrl
);
689 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
692 * Finally, enable interrupts. Note: Modem status interrupts
693 * are set via set_termios(), which will be occurring imminently
694 * anyway, so we don't enable them here.
696 up
->ier
= UART_IER_RLSI
| UART_IER_RDI
;
697 serial_outp(up
, UART_IER
, up
->ier
);
699 if (up
->port
.flags
& UPF_FOURPORT
) {
702 * Enable interrupts on the AST Fourport board
704 icp
= (up
->port
.iobase
& 0xfe0) | 0x01f;
710 * And clear the interrupt registers again for luck.
712 (void) serial_inp(up
, UART_LSR
);
713 (void) serial_inp(up
, UART_RX
);
714 (void) serial_inp(up
, UART_IIR
);
715 (void) serial_inp(up
, UART_MSR
);
720 static void sunsu_shutdown(struct uart_port
*port
)
722 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
726 * Disable interrupts from this port
729 serial_outp(up
, UART_IER
, 0);
731 spin_lock_irqsave(&up
->port
.lock
, flags
);
732 if (up
->port
.flags
& UPF_FOURPORT
) {
733 /* reset interrupts on the AST Fourport board */
734 inb((up
->port
.iobase
& 0xfe0) | 0x1f);
735 up
->port
.mctrl
|= TIOCM_OUT1
;
737 up
->port
.mctrl
&= ~TIOCM_OUT2
;
739 sunsu_set_mctrl(&up
->port
, up
->port
.mctrl
);
740 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
743 * Disable break condition and FIFOs
745 serial_out(up
, UART_LCR
, serial_inp(up
, UART_LCR
) & ~UART_LCR_SBC
);
746 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
|
747 UART_FCR_CLEAR_RCVR
|
748 UART_FCR_CLEAR_XMIT
);
749 serial_outp(up
, UART_FCR
, 0);
751 #ifdef CONFIG_SERIAL_8250_RSA
753 * Reset the RSA board back to 115kbps compat mode.
759 * Read data port to reset things.
761 (void) serial_in(up
, UART_RX
);
763 free_irq(up
->port
.irq
, up
);
767 sunsu_change_speed(struct uart_port
*port
, unsigned int cflag
,
768 unsigned int iflag
, unsigned int quot
)
770 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
771 unsigned char cval
, fcr
= 0;
774 switch (cflag
& CSIZE
) {
793 cval
|= UART_LCR_PARITY
;
794 if (!(cflag
& PARODD
))
795 cval
|= UART_LCR_EPAR
;
798 cval
|= UART_LCR_SPAR
;
802 * Work around a bug in the Oxford Semiconductor 952 rev B
803 * chip which causes it to seriously miscalculate baud rates
806 if ((quot
& 0xff) == 0 && up
->port
.type
== PORT_16C950
&&
810 if (uart_config
[up
->port
.type
].flags
& UART_USE_FIFO
) {
811 if ((up
->port
.uartclk
/ quot
) < (2400 * 16))
812 fcr
= UART_FCR_ENABLE_FIFO
| UART_FCR_TRIGGER_1
;
813 #ifdef CONFIG_SERIAL_8250_RSA
814 else if (up
->port
.type
== PORT_RSA
)
815 fcr
= UART_FCR_ENABLE_FIFO
| UART_FCR_TRIGGER_14
;
818 fcr
= UART_FCR_ENABLE_FIFO
| UART_FCR_TRIGGER_8
;
820 if (up
->port
.type
== PORT_16750
)
821 fcr
|= UART_FCR7_64BYTE
;
824 * Ok, we're now changing the port state. Do it with
825 * interrupts disabled.
827 spin_lock_irqsave(&up
->port
.lock
, flags
);
830 * Update the per-port timeout.
832 uart_update_timeout(port
, cflag
, (port
->uartclk
/ (16 * quot
)));
834 up
->port
.read_status_mask
= UART_LSR_OE
| UART_LSR_THRE
| UART_LSR_DR
;
836 up
->port
.read_status_mask
|= UART_LSR_FE
| UART_LSR_PE
;
837 if (iflag
& (IGNBRK
| BRKINT
| PARMRK
))
838 up
->port
.read_status_mask
|= UART_LSR_BI
;
841 * Characteres to ignore
843 up
->port
.ignore_status_mask
= 0;
845 up
->port
.ignore_status_mask
|= UART_LSR_PE
| UART_LSR_FE
;
846 if (iflag
& IGNBRK
) {
847 up
->port
.ignore_status_mask
|= UART_LSR_BI
;
849 * If we're ignoring parity and break indicators,
850 * ignore overruns too (for real raw support).
853 up
->port
.ignore_status_mask
|= UART_LSR_OE
;
857 * ignore all characters if CREAD is not set
859 if ((cflag
& CREAD
) == 0)
860 up
->port
.ignore_status_mask
|= UART_LSR_DR
;
863 * CTS flow control flag and modem status interrupts
865 up
->ier
&= ~UART_IER_MSI
;
866 if (UART_ENABLE_MS(&up
->port
, cflag
))
867 up
->ier
|= UART_IER_MSI
;
869 serial_out(up
, UART_IER
, up
->ier
);
871 if (uart_config
[up
->port
.type
].flags
& UART_STARTECH
) {
872 serial_outp(up
, UART_LCR
, 0xBF);
873 serial_outp(up
, UART_EFR
, cflag
& CRTSCTS
? UART_EFR_CTS
:0);
875 serial_outp(up
, UART_LCR
, cval
| UART_LCR_DLAB
);/* set DLAB */
876 serial_outp(up
, UART_DLL
, quot
& 0xff); /* LS of divisor */
877 serial_outp(up
, UART_DLM
, quot
>> 8); /* MS of divisor */
878 if (up
->port
.type
== PORT_16750
)
879 serial_outp(up
, UART_FCR
, fcr
); /* set fcr */
880 serial_outp(up
, UART_LCR
, cval
); /* reset DLAB */
881 up
->lcr
= cval
; /* Save LCR */
882 if (up
->port
.type
!= PORT_16750
) {
883 if (fcr
& UART_FCR_ENABLE_FIFO
) {
884 /* emulated UARTs (Lucent Venus 167x) need two steps */
885 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
);
887 serial_outp(up
, UART_FCR
, fcr
); /* set fcr */
892 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
896 sunsu_set_termios(struct uart_port
*port
, struct ktermios
*termios
,
897 struct ktermios
*old
)
899 unsigned int baud
, quot
;
902 * Ask the core to calculate the divisor for us.
904 baud
= uart_get_baud_rate(port
, termios
, old
, 0, port
->uartclk
/16);
905 quot
= uart_get_divisor(port
, baud
);
907 sunsu_change_speed(port
, termios
->c_cflag
, termios
->c_iflag
, quot
);
910 static void sunsu_release_port(struct uart_port
*port
)
914 static int sunsu_request_port(struct uart_port
*port
)
919 static void sunsu_config_port(struct uart_port
*port
, int flags
)
921 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
923 if (flags
& UART_CONFIG_TYPE
) {
925 * We are supposed to call autoconfig here, but this requires
926 * splitting all the OBP probing crap from the UART probing.
927 * We'll do it when we kill sunsu.c altogether.
929 port
->type
= up
->type_probed
; /* XXX */
934 sunsu_verify_port(struct uart_port
*port
, struct serial_struct
*ser
)
940 sunsu_type(struct uart_port
*port
)
942 int type
= port
->type
;
944 if (type
>= ARRAY_SIZE(uart_config
))
946 return uart_config
[type
].name
;
949 static struct uart_ops sunsu_pops
= {
950 .tx_empty
= sunsu_tx_empty
,
951 .set_mctrl
= sunsu_set_mctrl
,
952 .get_mctrl
= sunsu_get_mctrl
,
953 .stop_tx
= sunsu_stop_tx
,
954 .start_tx
= sunsu_start_tx
,
955 .stop_rx
= sunsu_stop_rx
,
956 .enable_ms
= sunsu_enable_ms
,
957 .break_ctl
= sunsu_break_ctl
,
958 .startup
= sunsu_startup
,
959 .shutdown
= sunsu_shutdown
,
960 .set_termios
= sunsu_set_termios
,
962 .release_port
= sunsu_release_port
,
963 .request_port
= sunsu_request_port
,
964 .config_port
= sunsu_config_port
,
965 .verify_port
= sunsu_verify_port
,
970 static struct uart_sunsu_port sunsu_ports
[UART_NR
];
971 static int nr_inst
; /* Number of already registered ports */
975 static DEFINE_SPINLOCK(sunsu_serio_lock
);
977 static int sunsu_serio_write(struct serio
*serio
, unsigned char ch
)
979 struct uart_sunsu_port
*up
= serio
->port_data
;
983 spin_lock_irqsave(&sunsu_serio_lock
, flags
);
986 lsr
= serial_in(up
, UART_LSR
);
987 } while (!(lsr
& UART_LSR_THRE
));
989 /* Send the character out. */
990 serial_out(up
, UART_TX
, ch
);
992 spin_unlock_irqrestore(&sunsu_serio_lock
, flags
);
997 static int sunsu_serio_open(struct serio
*serio
)
999 struct uart_sunsu_port
*up
= serio
->port_data
;
1000 unsigned long flags
;
1003 spin_lock_irqsave(&sunsu_serio_lock
, flags
);
1004 if (!up
->serio_open
) {
1009 spin_unlock_irqrestore(&sunsu_serio_lock
, flags
);
1014 static void sunsu_serio_close(struct serio
*serio
)
1016 struct uart_sunsu_port
*up
= serio
->port_data
;
1017 unsigned long flags
;
1019 spin_lock_irqsave(&sunsu_serio_lock
, flags
);
1021 spin_unlock_irqrestore(&sunsu_serio_lock
, flags
);
1024 #endif /* CONFIG_SERIO */
1026 static void sunsu_autoconfig(struct uart_sunsu_port
*up
)
1028 unsigned char status1
, status2
, scratch
, scratch2
, scratch3
;
1029 unsigned char save_lcr
, save_mcr
;
1030 unsigned long flags
;
1032 if (up
->su_type
== SU_PORT_NONE
)
1035 up
->type_probed
= PORT_UNKNOWN
;
1036 up
->port
.iotype
= UPIO_MEM
;
1038 spin_lock_irqsave(&up
->port
.lock
, flags
);
1040 if (!(up
->port
.flags
& UPF_BUGGY_UART
)) {
1042 * Do a simple existence test first; if we fail this, there's
1043 * no point trying anything else.
1045 * 0x80 is used as a nonsense port to prevent against false
1046 * positives due to ISA bus float. The assumption is that
1047 * 0x80 is a non-existent port; which should be safe since
1048 * include/asm/io.h also makes this assumption.
1050 scratch
= serial_inp(up
, UART_IER
);
1051 serial_outp(up
, UART_IER
, 0);
1055 scratch2
= serial_inp(up
, UART_IER
);
1056 serial_outp(up
, UART_IER
, 0x0f);
1060 scratch3
= serial_inp(up
, UART_IER
);
1061 serial_outp(up
, UART_IER
, scratch
);
1062 if (scratch2
!= 0 || scratch3
!= 0x0F)
1063 goto out
; /* We failed; there's nothing here */
1066 save_mcr
= serial_in(up
, UART_MCR
);
1067 save_lcr
= serial_in(up
, UART_LCR
);
1070 * Check to see if a UART is really there. Certain broken
1071 * internal modems based on the Rockwell chipset fail this
1072 * test, because they apparently don't implement the loopback
1073 * test mode. So this test is skipped on the COM 1 through
1074 * COM 4 ports. This *should* be safe, since no board
1075 * manufacturer would be stupid enough to design a board
1076 * that conflicts with COM 1-4 --- we hope!
1078 if (!(up
->port
.flags
& UPF_SKIP_TEST
)) {
1079 serial_outp(up
, UART_MCR
, UART_MCR_LOOP
| 0x0A);
1080 status1
= serial_inp(up
, UART_MSR
) & 0xF0;
1081 serial_outp(up
, UART_MCR
, save_mcr
);
1082 if (status1
!= 0x90)
1083 goto out
; /* We failed loopback test */
1085 serial_outp(up
, UART_LCR
, 0xBF); /* set up for StarTech test */
1086 serial_outp(up
, UART_EFR
, 0); /* EFR is the same as FCR */
1087 serial_outp(up
, UART_LCR
, 0);
1088 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
);
1089 scratch
= serial_in(up
, UART_IIR
) >> 6;
1092 up
->port
.type
= PORT_16450
;
1095 up
->port
.type
= PORT_UNKNOWN
;
1098 up
->port
.type
= PORT_16550
;
1101 up
->port
.type
= PORT_16550A
;
1104 if (up
->port
.type
== PORT_16550A
) {
1105 /* Check for Startech UART's */
1106 serial_outp(up
, UART_LCR
, UART_LCR_DLAB
);
1107 if (serial_in(up
, UART_EFR
) == 0) {
1108 up
->port
.type
= PORT_16650
;
1110 serial_outp(up
, UART_LCR
, 0xBF);
1111 if (serial_in(up
, UART_EFR
) == 0)
1112 up
->port
.type
= PORT_16650V2
;
1115 if (up
->port
.type
== PORT_16550A
) {
1116 /* Check for TI 16750 */
1117 serial_outp(up
, UART_LCR
, save_lcr
| UART_LCR_DLAB
);
1118 serial_outp(up
, UART_FCR
,
1119 UART_FCR_ENABLE_FIFO
| UART_FCR7_64BYTE
);
1120 scratch
= serial_in(up
, UART_IIR
) >> 5;
1123 * If this is a 16750, and not a cheap UART
1124 * clone, then it should only go into 64 byte
1125 * mode if the UART_FCR7_64BYTE bit was set
1126 * while UART_LCR_DLAB was latched.
1128 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
);
1129 serial_outp(up
, UART_LCR
, 0);
1130 serial_outp(up
, UART_FCR
,
1131 UART_FCR_ENABLE_FIFO
| UART_FCR7_64BYTE
);
1132 scratch
= serial_in(up
, UART_IIR
) >> 5;
1134 up
->port
.type
= PORT_16750
;
1136 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
);
1138 serial_outp(up
, UART_LCR
, save_lcr
);
1139 if (up
->port
.type
== PORT_16450
) {
1140 scratch
= serial_in(up
, UART_SCR
);
1141 serial_outp(up
, UART_SCR
, 0xa5);
1142 status1
= serial_in(up
, UART_SCR
);
1143 serial_outp(up
, UART_SCR
, 0x5a);
1144 status2
= serial_in(up
, UART_SCR
);
1145 serial_outp(up
, UART_SCR
, scratch
);
1147 if ((status1
!= 0xa5) || (status2
!= 0x5a))
1148 up
->port
.type
= PORT_8250
;
1151 up
->port
.fifosize
= uart_config
[up
->port
.type
].dfl_xmit_fifo_size
;
1153 if (up
->port
.type
== PORT_UNKNOWN
)
1155 up
->type_probed
= up
->port
.type
; /* XXX */
1160 #ifdef CONFIG_SERIAL_8250_RSA
1161 if (up
->port
.type
== PORT_RSA
)
1162 serial_outp(up
, UART_RSA_FRR
, 0);
1164 serial_outp(up
, UART_MCR
, save_mcr
);
1165 serial_outp(up
, UART_FCR
, (UART_FCR_ENABLE_FIFO
|
1166 UART_FCR_CLEAR_RCVR
|
1167 UART_FCR_CLEAR_XMIT
));
1168 serial_outp(up
, UART_FCR
, 0);
1169 (void)serial_in(up
, UART_RX
);
1170 serial_outp(up
, UART_IER
, 0);
1173 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
1176 static struct uart_driver sunsu_reg
= {
1177 .owner
= THIS_MODULE
,
1178 .driver_name
= "sunsu",
1183 static int sunsu_kbd_ms_init(struct uart_sunsu_port
*up
)
1187 struct serio
*serio
;
1190 if (up
->su_type
== SU_PORT_KBD
) {
1191 up
->cflag
= B1200
| CS8
| CLOCAL
| CREAD
;
1194 up
->cflag
= B4800
| CS8
| CLOCAL
| CREAD
;
1197 quot
= up
->port
.uartclk
/ (16 * baud
);
1199 sunsu_autoconfig(up
);
1200 if (up
->port
.type
== PORT_UNKNOWN
)
1203 printk("%s: %s port at %llx, irq %u\n",
1204 up
->port
.dev
->of_node
->full_name
,
1205 (up
->su_type
== SU_PORT_KBD
) ? "Keyboard" : "Mouse",
1206 (unsigned long long) up
->port
.mapbase
,
1211 serio
->port_data
= up
;
1213 serio
->id
.type
= SERIO_RS232
;
1214 if (up
->su_type
== SU_PORT_KBD
) {
1215 serio
->id
.proto
= SERIO_SUNKBD
;
1216 strlcpy(serio
->name
, "sukbd", sizeof(serio
->name
));
1218 serio
->id
.proto
= SERIO_SUN
;
1219 serio
->id
.extra
= 1;
1220 strlcpy(serio
->name
, "sums", sizeof(serio
->name
));
1222 strlcpy(serio
->phys
,
1223 (!(up
->port
.line
& 1) ? "su/serio0" : "su/serio1"),
1224 sizeof(serio
->phys
));
1226 serio
->write
= sunsu_serio_write
;
1227 serio
->open
= sunsu_serio_open
;
1228 serio
->close
= sunsu_serio_close
;
1229 serio
->dev
.parent
= up
->port
.dev
;
1231 serio_register_port(serio
);
1234 sunsu_change_speed(&up
->port
, up
->cflag
, 0, quot
);
1236 sunsu_startup(&up
->port
);
1241 * ------------------------------------------------------------
1242 * Serial console driver
1243 * ------------------------------------------------------------
1246 #ifdef CONFIG_SERIAL_SUNSU_CONSOLE
1248 #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1251 * Wait for transmitter & holding register to empty
1253 static __inline__
void wait_for_xmitr(struct uart_sunsu_port
*up
)
1255 unsigned int status
, tmout
= 10000;
1257 /* Wait up to 10ms for the character(s) to be sent. */
1259 status
= serial_in(up
, UART_LSR
);
1261 if (status
& UART_LSR_BI
)
1262 up
->lsr_break_flag
= UART_LSR_BI
;
1267 } while ((status
& BOTH_EMPTY
) != BOTH_EMPTY
);
1269 /* Wait up to 1s for flow control if necessary */
1270 if (up
->port
.flags
& UPF_CONS_FLOW
) {
1273 ((serial_in(up
, UART_MSR
) & UART_MSR_CTS
) == 0))
1278 static void sunsu_console_putchar(struct uart_port
*port
, int ch
)
1280 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*)port
;
1283 serial_out(up
, UART_TX
, ch
);
1287 * Print a string to the serial port trying not to disturb
1288 * any possible real use of the port...
1290 static void sunsu_console_write(struct console
*co
, const char *s
,
1293 struct uart_sunsu_port
*up
= &sunsu_ports
[co
->index
];
1294 unsigned long flags
;
1298 local_irq_save(flags
);
1299 if (up
->port
.sysrq
) {
1301 } else if (oops_in_progress
) {
1302 locked
= spin_trylock(&up
->port
.lock
);
1304 spin_lock(&up
->port
.lock
);
1307 * First save the UER then disable the interrupts
1309 ier
= serial_in(up
, UART_IER
);
1310 serial_out(up
, UART_IER
, 0);
1312 uart_console_write(&up
->port
, s
, count
, sunsu_console_putchar
);
1315 * Finally, wait for transmitter to become empty
1316 * and restore the IER
1319 serial_out(up
, UART_IER
, ier
);
1322 spin_unlock(&up
->port
.lock
);
1323 local_irq_restore(flags
);
1327 * Setup initial baud/bits/parity. We do two things here:
1328 * - construct a cflag setting for the first su_open()
1329 * - initialize the serial port
1330 * Return non-zero if we didn't find a serial port.
1332 static int __init
sunsu_console_setup(struct console
*co
, char *options
)
1334 static struct ktermios dummy
;
1335 struct ktermios termios
;
1336 struct uart_port
*port
;
1338 printk("Console: ttyS%d (SU)\n",
1339 (sunsu_reg
.minor
- 64) + co
->index
);
1341 if (co
->index
> nr_inst
)
1343 port
= &sunsu_ports
[co
->index
].port
;
1348 spin_lock_init(&port
->lock
);
1350 /* Get firmware console settings. */
1351 sunserial_console_termios(co
, port
->dev
->of_node
);
1353 memset(&termios
, 0, sizeof(struct ktermios
));
1354 termios
.c_cflag
= co
->cflag
;
1355 port
->mctrl
|= TIOCM_DTR
;
1356 port
->ops
->set_termios(port
, &termios
, &dummy
);
1361 static struct console sunsu_console
= {
1363 .write
= sunsu_console_write
,
1364 .device
= uart_console_device
,
1365 .setup
= sunsu_console_setup
,
1366 .flags
= CON_PRINTBUFFER
,
1375 static inline struct console
*SUNSU_CONSOLE(void)
1377 return &sunsu_console
;
1380 #define SUNSU_CONSOLE() (NULL)
1381 #define sunsu_serial_console_init() do { } while (0)
1384 static enum su_type
su_get_type(struct device_node
*dp
)
1386 struct device_node
*ap
= of_find_node_by_path("/aliases");
1389 const char *keyb
= of_get_property(ap
, "keyboard", NULL
);
1390 const char *ms
= of_get_property(ap
, "mouse", NULL
);
1393 if (dp
== of_find_node_by_path(keyb
))
1397 if (dp
== of_find_node_by_path(ms
))
1402 return SU_PORT_PORT
;
1405 static int su_probe(struct platform_device
*op
)
1407 struct device_node
*dp
= op
->dev
.of_node
;
1408 struct uart_sunsu_port
*up
;
1409 struct resource
*rp
;
1414 type
= su_get_type(dp
);
1415 if (type
== SU_PORT_PORT
) {
1416 if (nr_inst
>= UART_NR
)
1418 up
= &sunsu_ports
[nr_inst
];
1420 up
= kzalloc(sizeof(*up
), GFP_KERNEL
);
1425 up
->port
.line
= nr_inst
;
1427 spin_lock_init(&up
->port
.lock
);
1431 rp
= &op
->resource
[0];
1432 up
->port
.mapbase
= rp
->start
;
1433 up
->reg_size
= resource_size(rp
);
1434 up
->port
.membase
= of_ioremap(rp
, 0, up
->reg_size
, "su");
1435 if (!up
->port
.membase
) {
1436 if (type
!= SU_PORT_PORT
)
1441 up
->port
.irq
= op
->archdata
.irqs
[0];
1443 up
->port
.dev
= &op
->dev
;
1445 up
->port
.type
= PORT_UNKNOWN
;
1446 up
->port
.uartclk
= (SU_BASE_BAUD
* 16);
1449 if (up
->su_type
== SU_PORT_KBD
|| up
->su_type
== SU_PORT_MS
) {
1450 err
= sunsu_kbd_ms_init(up
);
1452 of_iounmap(&op
->resource
[0],
1453 up
->port
.membase
, up
->reg_size
);
1457 platform_set_drvdata(op
, up
);
1464 up
->port
.flags
|= UPF_BOOT_AUTOCONF
;
1466 sunsu_autoconfig(up
);
1469 if (up
->port
.type
== PORT_UNKNOWN
)
1472 up
->port
.ops
= &sunsu_pops
;
1474 ignore_line
= false;
1475 if (!strcmp(dp
->name
, "rsc-console") ||
1476 !strcmp(dp
->name
, "lom-console"))
1479 sunserial_console_match(SUNSU_CONSOLE(), dp
,
1480 &sunsu_reg
, up
->port
.line
,
1482 err
= uart_add_one_port(&sunsu_reg
, &up
->port
);
1486 platform_set_drvdata(op
, up
);
1493 of_iounmap(&op
->resource
[0], up
->port
.membase
, up
->reg_size
);
1497 static int su_remove(struct platform_device
*op
)
1499 struct uart_sunsu_port
*up
= platform_get_drvdata(op
);
1502 if (up
->su_type
== SU_PORT_MS
||
1503 up
->su_type
== SU_PORT_KBD
)
1508 serio_unregister_port(&up
->serio
);
1510 } else if (up
->port
.type
!= PORT_UNKNOWN
)
1511 uart_remove_one_port(&sunsu_reg
, &up
->port
);
1513 if (up
->port
.membase
)
1514 of_iounmap(&op
->resource
[0], up
->port
.membase
, up
->reg_size
);
1522 static const struct of_device_id su_match
[] = {
1539 MODULE_DEVICE_TABLE(of
, su_match
);
1541 static struct platform_driver su_driver
= {
1544 .owner
= THIS_MODULE
,
1545 .of_match_table
= su_match
,
1548 .remove
= su_remove
,
1551 static int __init
sunsu_init(void)
1553 struct device_node
*dp
;
1557 for_each_node_by_name(dp
, "su") {
1558 if (su_get_type(dp
) == SU_PORT_PORT
)
1561 for_each_node_by_name(dp
, "su_pnp") {
1562 if (su_get_type(dp
) == SU_PORT_PORT
)
1565 for_each_node_by_name(dp
, "serial") {
1566 if (of_device_is_compatible(dp
, "su")) {
1567 if (su_get_type(dp
) == SU_PORT_PORT
)
1571 for_each_node_by_type(dp
, "serial") {
1572 if (of_device_is_compatible(dp
, "su")) {
1573 if (su_get_type(dp
) == SU_PORT_PORT
)
1579 err
= sunserial_register_minors(&sunsu_reg
, num_uart
);
1584 err
= platform_driver_register(&su_driver
);
1585 if (err
&& num_uart
)
1586 sunserial_unregister_minors(&sunsu_reg
, num_uart
);
1591 static void __exit
sunsu_exit(void)
1593 platform_driver_unregister(&su_driver
);
1595 sunserial_unregister_minors(&sunsu_reg
, sunsu_reg
.nr
);
1598 module_init(sunsu_init
);
1599 module_exit(sunsu_exit
);
1601 MODULE_AUTHOR("Eddie C. Dost, Peter Zaitcev, and David S. Miller");
1602 MODULE_DESCRIPTION("Sun SU serial port driver");
1603 MODULE_VERSION("2.0");
1604 MODULE_LICENSE("GPL");