Linux 3.12.39
[linux/fpc-iii.git] / drivers / tty / serial / uartlite.c
blob5f90ef24d475ff728777c63fe32c7ea97adc6485
1 /*
2 * uartlite.c: Serial driver for Xilinx uartlite serial controller
4 * Copyright (C) 2006 Peter Korsgaard <jacmet@sunsite.dk>
5 * Copyright (C) 2007 Secret Lab Technologies Ltd.
7 * This file is licensed under the terms of the GNU General Public License
8 * version 2. This program is licensed "as is" without any warranty of any
9 * kind, whether express or implied.
12 #include <linux/platform_device.h>
13 #include <linux/module.h>
14 #include <linux/console.h>
15 #include <linux/serial.h>
16 #include <linux/serial_core.h>
17 #include <linux/tty.h>
18 #include <linux/tty_flip.h>
19 #include <linux/delay.h>
20 #include <linux/interrupt.h>
21 #include <linux/init.h>
22 #include <linux/io.h>
23 #include <linux/of.h>
24 #include <linux/of_address.h>
25 #include <linux/of_device.h>
26 #include <linux/of_platform.h>
28 #define ULITE_NAME "ttyUL"
29 #define ULITE_MAJOR 204
30 #define ULITE_MINOR 187
31 #define ULITE_NR_UARTS 4
33 /* ---------------------------------------------------------------------
34 * Register definitions
36 * For register details see datasheet:
37 * http://www.xilinx.com/support/documentation/ip_documentation/opb_uartlite.pdf
40 #define ULITE_RX 0x00
41 #define ULITE_TX 0x04
42 #define ULITE_STATUS 0x08
43 #define ULITE_CONTROL 0x0c
45 #define ULITE_REGION 16
47 #define ULITE_STATUS_RXVALID 0x01
48 #define ULITE_STATUS_RXFULL 0x02
49 #define ULITE_STATUS_TXEMPTY 0x04
50 #define ULITE_STATUS_TXFULL 0x08
51 #define ULITE_STATUS_IE 0x10
52 #define ULITE_STATUS_OVERRUN 0x20
53 #define ULITE_STATUS_FRAME 0x40
54 #define ULITE_STATUS_PARITY 0x80
56 #define ULITE_CONTROL_RST_TX 0x01
57 #define ULITE_CONTROL_RST_RX 0x02
58 #define ULITE_CONTROL_IE 0x10
60 struct uartlite_reg_ops {
61 u32 (*in)(void __iomem *addr);
62 void (*out)(u32 val, void __iomem *addr);
65 static u32 uartlite_inbe32(void __iomem *addr)
67 return ioread32be(addr);
70 static void uartlite_outbe32(u32 val, void __iomem *addr)
72 iowrite32be(val, addr);
75 static struct uartlite_reg_ops uartlite_be = {
76 .in = uartlite_inbe32,
77 .out = uartlite_outbe32,
80 static u32 uartlite_inle32(void __iomem *addr)
82 return ioread32(addr);
85 static void uartlite_outle32(u32 val, void __iomem *addr)
87 iowrite32(val, addr);
90 static struct uartlite_reg_ops uartlite_le = {
91 .in = uartlite_inle32,
92 .out = uartlite_outle32,
95 static inline u32 uart_in32(u32 offset, struct uart_port *port)
97 struct uartlite_reg_ops *reg_ops = port->private_data;
99 return reg_ops->in(port->membase + offset);
102 static inline void uart_out32(u32 val, u32 offset, struct uart_port *port)
104 struct uartlite_reg_ops *reg_ops = port->private_data;
106 reg_ops->out(val, port->membase + offset);
109 static struct uart_port ulite_ports[ULITE_NR_UARTS];
111 /* ---------------------------------------------------------------------
112 * Core UART driver operations
115 static int ulite_receive(struct uart_port *port, int stat)
117 struct tty_port *tport = &port->state->port;
118 unsigned char ch = 0;
119 char flag = TTY_NORMAL;
121 if ((stat & (ULITE_STATUS_RXVALID | ULITE_STATUS_OVERRUN
122 | ULITE_STATUS_FRAME)) == 0)
123 return 0;
125 /* stats */
126 if (stat & ULITE_STATUS_RXVALID) {
127 port->icount.rx++;
128 ch = uart_in32(ULITE_RX, port);
130 if (stat & ULITE_STATUS_PARITY)
131 port->icount.parity++;
134 if (stat & ULITE_STATUS_OVERRUN)
135 port->icount.overrun++;
137 if (stat & ULITE_STATUS_FRAME)
138 port->icount.frame++;
141 /* drop byte with parity error if IGNPAR specificed */
142 if (stat & port->ignore_status_mask & ULITE_STATUS_PARITY)
143 stat &= ~ULITE_STATUS_RXVALID;
145 stat &= port->read_status_mask;
147 if (stat & ULITE_STATUS_PARITY)
148 flag = TTY_PARITY;
151 stat &= ~port->ignore_status_mask;
153 if (stat & ULITE_STATUS_RXVALID)
154 tty_insert_flip_char(tport, ch, flag);
156 if (stat & ULITE_STATUS_FRAME)
157 tty_insert_flip_char(tport, 0, TTY_FRAME);
159 if (stat & ULITE_STATUS_OVERRUN)
160 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
162 return 1;
165 static int ulite_transmit(struct uart_port *port, int stat)
167 struct circ_buf *xmit = &port->state->xmit;
169 if (stat & ULITE_STATUS_TXFULL)
170 return 0;
172 if (port->x_char) {
173 uart_out32(port->x_char, ULITE_TX, port);
174 port->x_char = 0;
175 port->icount.tx++;
176 return 1;
179 if (uart_circ_empty(xmit) || uart_tx_stopped(port))
180 return 0;
182 uart_out32(xmit->buf[xmit->tail], ULITE_TX, port);
183 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE-1);
184 port->icount.tx++;
186 /* wake up */
187 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
188 uart_write_wakeup(port);
190 return 1;
193 static irqreturn_t ulite_isr(int irq, void *dev_id)
195 struct uart_port *port = dev_id;
196 int busy, n = 0;
198 do {
199 int stat = uart_in32(ULITE_STATUS, port);
200 busy = ulite_receive(port, stat);
201 busy |= ulite_transmit(port, stat);
202 n++;
203 } while (busy);
205 /* work done? */
206 if (n > 1) {
207 tty_flip_buffer_push(&port->state->port);
208 return IRQ_HANDLED;
209 } else {
210 return IRQ_NONE;
214 static unsigned int ulite_tx_empty(struct uart_port *port)
216 unsigned long flags;
217 unsigned int ret;
219 spin_lock_irqsave(&port->lock, flags);
220 ret = uart_in32(ULITE_STATUS, port);
221 spin_unlock_irqrestore(&port->lock, flags);
223 return ret & ULITE_STATUS_TXEMPTY ? TIOCSER_TEMT : 0;
226 static unsigned int ulite_get_mctrl(struct uart_port *port)
228 return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
231 static void ulite_set_mctrl(struct uart_port *port, unsigned int mctrl)
233 /* N/A */
236 static void ulite_stop_tx(struct uart_port *port)
238 /* N/A */
241 static void ulite_start_tx(struct uart_port *port)
243 ulite_transmit(port, uart_in32(ULITE_STATUS, port));
246 static void ulite_stop_rx(struct uart_port *port)
248 /* don't forward any more data (like !CREAD) */
249 port->ignore_status_mask = ULITE_STATUS_RXVALID | ULITE_STATUS_PARITY
250 | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
253 static void ulite_enable_ms(struct uart_port *port)
255 /* N/A */
258 static void ulite_break_ctl(struct uart_port *port, int ctl)
260 /* N/A */
263 static int ulite_startup(struct uart_port *port)
265 int ret;
267 ret = request_irq(port->irq, ulite_isr, IRQF_SHARED, "uartlite", port);
268 if (ret)
269 return ret;
271 uart_out32(ULITE_CONTROL_RST_RX | ULITE_CONTROL_RST_TX,
272 ULITE_CONTROL, port);
273 uart_out32(ULITE_CONTROL_IE, ULITE_CONTROL, port);
275 return 0;
278 static void ulite_shutdown(struct uart_port *port)
280 uart_out32(0, ULITE_CONTROL, port);
281 uart_in32(ULITE_CONTROL, port); /* dummy */
282 free_irq(port->irq, port);
285 static void ulite_set_termios(struct uart_port *port, struct ktermios *termios,
286 struct ktermios *old)
288 unsigned long flags;
289 unsigned int baud;
291 spin_lock_irqsave(&port->lock, flags);
293 port->read_status_mask = ULITE_STATUS_RXVALID | ULITE_STATUS_OVERRUN
294 | ULITE_STATUS_TXFULL;
296 if (termios->c_iflag & INPCK)
297 port->read_status_mask |=
298 ULITE_STATUS_PARITY | ULITE_STATUS_FRAME;
300 port->ignore_status_mask = 0;
301 if (termios->c_iflag & IGNPAR)
302 port->ignore_status_mask |= ULITE_STATUS_PARITY
303 | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
305 /* ignore all characters if CREAD is not set */
306 if ((termios->c_cflag & CREAD) == 0)
307 port->ignore_status_mask |=
308 ULITE_STATUS_RXVALID | ULITE_STATUS_PARITY
309 | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
311 /* update timeout */
312 baud = uart_get_baud_rate(port, termios, old, 0, 460800);
313 uart_update_timeout(port, termios->c_cflag, baud);
315 spin_unlock_irqrestore(&port->lock, flags);
318 static const char *ulite_type(struct uart_port *port)
320 return port->type == PORT_UARTLITE ? "uartlite" : NULL;
323 static void ulite_release_port(struct uart_port *port)
325 release_mem_region(port->mapbase, ULITE_REGION);
326 iounmap(port->membase);
327 port->membase = NULL;
330 static int ulite_request_port(struct uart_port *port)
332 int ret;
334 pr_debug("ulite console: port=%p; port->mapbase=%llx\n",
335 port, (unsigned long long) port->mapbase);
337 if (!request_mem_region(port->mapbase, ULITE_REGION, "uartlite")) {
338 dev_err(port->dev, "Memory region busy\n");
339 return -EBUSY;
342 port->membase = ioremap(port->mapbase, ULITE_REGION);
343 if (!port->membase) {
344 dev_err(port->dev, "Unable to map registers\n");
345 release_mem_region(port->mapbase, ULITE_REGION);
346 return -EBUSY;
349 port->private_data = &uartlite_be;
350 ret = uart_in32(ULITE_CONTROL, port);
351 uart_out32(ULITE_CONTROL_RST_TX, ULITE_CONTROL, port);
352 ret = uart_in32(ULITE_STATUS, port);
353 /* Endianess detection */
354 if ((ret & ULITE_STATUS_TXEMPTY) != ULITE_STATUS_TXEMPTY)
355 port->private_data = &uartlite_le;
357 return 0;
360 static void ulite_config_port(struct uart_port *port, int flags)
362 if (!ulite_request_port(port))
363 port->type = PORT_UARTLITE;
366 static int ulite_verify_port(struct uart_port *port, struct serial_struct *ser)
368 /* we don't want the core code to modify any port params */
369 return -EINVAL;
372 #ifdef CONFIG_CONSOLE_POLL
373 static int ulite_get_poll_char(struct uart_port *port)
375 if (!(uart_in32(ULITE_STATUS, port) & ULITE_STATUS_RXVALID))
376 return NO_POLL_CHAR;
378 return uart_in32(ULITE_RX, port);
381 static void ulite_put_poll_char(struct uart_port *port, unsigned char ch)
383 while (uart_in32(ULITE_STATUS, port) & ULITE_STATUS_TXFULL)
384 cpu_relax();
386 /* write char to device */
387 uart_out32(ch, ULITE_TX, port);
389 #endif
391 static struct uart_ops ulite_ops = {
392 .tx_empty = ulite_tx_empty,
393 .set_mctrl = ulite_set_mctrl,
394 .get_mctrl = ulite_get_mctrl,
395 .stop_tx = ulite_stop_tx,
396 .start_tx = ulite_start_tx,
397 .stop_rx = ulite_stop_rx,
398 .enable_ms = ulite_enable_ms,
399 .break_ctl = ulite_break_ctl,
400 .startup = ulite_startup,
401 .shutdown = ulite_shutdown,
402 .set_termios = ulite_set_termios,
403 .type = ulite_type,
404 .release_port = ulite_release_port,
405 .request_port = ulite_request_port,
406 .config_port = ulite_config_port,
407 .verify_port = ulite_verify_port,
408 #ifdef CONFIG_CONSOLE_POLL
409 .poll_get_char = ulite_get_poll_char,
410 .poll_put_char = ulite_put_poll_char,
411 #endif
414 /* ---------------------------------------------------------------------
415 * Console driver operations
418 #ifdef CONFIG_SERIAL_UARTLITE_CONSOLE
419 static void ulite_console_wait_tx(struct uart_port *port)
421 int i;
422 u8 val;
424 /* Spin waiting for TX fifo to have space available */
425 for (i = 0; i < 100000; i++) {
426 val = uart_in32(ULITE_STATUS, port);
427 if ((val & ULITE_STATUS_TXFULL) == 0)
428 break;
429 cpu_relax();
433 static void ulite_console_putchar(struct uart_port *port, int ch)
435 ulite_console_wait_tx(port);
436 uart_out32(ch, ULITE_TX, port);
439 static void ulite_console_write(struct console *co, const char *s,
440 unsigned int count)
442 struct uart_port *port = &ulite_ports[co->index];
443 unsigned long flags;
444 unsigned int ier;
445 int locked = 1;
447 if (oops_in_progress) {
448 locked = spin_trylock_irqsave(&port->lock, flags);
449 } else
450 spin_lock_irqsave(&port->lock, flags);
452 /* save and disable interrupt */
453 ier = uart_in32(ULITE_STATUS, port) & ULITE_STATUS_IE;
454 uart_out32(0, ULITE_CONTROL, port);
456 uart_console_write(port, s, count, ulite_console_putchar);
458 ulite_console_wait_tx(port);
460 /* restore interrupt state */
461 if (ier)
462 uart_out32(ULITE_CONTROL_IE, ULITE_CONTROL, port);
464 if (locked)
465 spin_unlock_irqrestore(&port->lock, flags);
468 static int ulite_console_setup(struct console *co, char *options)
470 struct uart_port *port;
471 int baud = 9600;
472 int bits = 8;
473 int parity = 'n';
474 int flow = 'n';
476 if (co->index < 0 || co->index >= ULITE_NR_UARTS)
477 return -EINVAL;
479 port = &ulite_ports[co->index];
481 /* Has the device been initialized yet? */
482 if (!port->mapbase) {
483 pr_debug("console on ttyUL%i not present\n", co->index);
484 return -ENODEV;
487 /* not initialized yet? */
488 if (!port->membase) {
489 if (ulite_request_port(port))
490 return -ENODEV;
493 if (options)
494 uart_parse_options(options, &baud, &parity, &bits, &flow);
496 return uart_set_options(port, co, baud, parity, bits, flow);
499 static struct uart_driver ulite_uart_driver;
501 static struct console ulite_console = {
502 .name = ULITE_NAME,
503 .write = ulite_console_write,
504 .device = uart_console_device,
505 .setup = ulite_console_setup,
506 .flags = CON_PRINTBUFFER,
507 .index = -1, /* Specified on the cmdline (e.g. console=ttyUL0 ) */
508 .data = &ulite_uart_driver,
511 static int __init ulite_console_init(void)
513 register_console(&ulite_console);
514 return 0;
517 console_initcall(ulite_console_init);
519 #endif /* CONFIG_SERIAL_UARTLITE_CONSOLE */
521 static struct uart_driver ulite_uart_driver = {
522 .owner = THIS_MODULE,
523 .driver_name = "uartlite",
524 .dev_name = ULITE_NAME,
525 .major = ULITE_MAJOR,
526 .minor = ULITE_MINOR,
527 .nr = ULITE_NR_UARTS,
528 #ifdef CONFIG_SERIAL_UARTLITE_CONSOLE
529 .cons = &ulite_console,
530 #endif
533 /* ---------------------------------------------------------------------
534 * Port assignment functions (mapping devices to uart_port structures)
537 /** ulite_assign: register a uartlite device with the driver
539 * @dev: pointer to device structure
540 * @id: requested id number. Pass -1 for automatic port assignment
541 * @base: base address of uartlite registers
542 * @irq: irq number for uartlite
544 * Returns: 0 on success, <0 otherwise
546 static int ulite_assign(struct device *dev, int id, u32 base, int irq)
548 struct uart_port *port;
549 int rc;
551 /* if id = -1; then scan for a free id and use that */
552 if (id < 0) {
553 for (id = 0; id < ULITE_NR_UARTS; id++)
554 if (ulite_ports[id].mapbase == 0)
555 break;
557 if (id < 0 || id >= ULITE_NR_UARTS) {
558 dev_err(dev, "%s%i too large\n", ULITE_NAME, id);
559 return -EINVAL;
562 if ((ulite_ports[id].mapbase) && (ulite_ports[id].mapbase != base)) {
563 dev_err(dev, "cannot assign to %s%i; it is already in use\n",
564 ULITE_NAME, id);
565 return -EBUSY;
568 port = &ulite_ports[id];
570 spin_lock_init(&port->lock);
571 port->fifosize = 16;
572 port->regshift = 2;
573 port->iotype = UPIO_MEM;
574 port->iobase = 1; /* mark port in use */
575 port->mapbase = base;
576 port->membase = NULL;
577 port->ops = &ulite_ops;
578 port->irq = irq;
579 port->flags = UPF_BOOT_AUTOCONF;
580 port->dev = dev;
581 port->type = PORT_UNKNOWN;
582 port->line = id;
584 dev_set_drvdata(dev, port);
586 /* Register the port */
587 rc = uart_add_one_port(&ulite_uart_driver, port);
588 if (rc) {
589 dev_err(dev, "uart_add_one_port() failed; err=%i\n", rc);
590 port->mapbase = 0;
591 dev_set_drvdata(dev, NULL);
592 return rc;
595 return 0;
598 /** ulite_release: register a uartlite device with the driver
600 * @dev: pointer to device structure
602 static int ulite_release(struct device *dev)
604 struct uart_port *port = dev_get_drvdata(dev);
605 int rc = 0;
607 if (port) {
608 rc = uart_remove_one_port(&ulite_uart_driver, port);
609 dev_set_drvdata(dev, NULL);
610 port->mapbase = 0;
613 return rc;
616 /* ---------------------------------------------------------------------
617 * Platform bus binding
620 #if defined(CONFIG_OF)
621 /* Match table for of_platform binding */
622 static struct of_device_id ulite_of_match[] = {
623 { .compatible = "xlnx,opb-uartlite-1.00.b", },
624 { .compatible = "xlnx,xps-uartlite-1.00.a", },
627 MODULE_DEVICE_TABLE(of, ulite_of_match);
628 #endif /* CONFIG_OF */
630 static int ulite_probe(struct platform_device *pdev)
632 struct resource *res, *res2;
633 int id = pdev->id;
634 #ifdef CONFIG_OF
635 const __be32 *prop;
637 prop = of_get_property(pdev->dev.of_node, "port-number", NULL);
638 if (prop)
639 id = be32_to_cpup(prop);
640 #endif
642 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
643 if (!res)
644 return -ENODEV;
646 res2 = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
647 if (!res2)
648 return -ENODEV;
650 return ulite_assign(&pdev->dev, id, res->start, res2->start);
653 static int ulite_remove(struct platform_device *pdev)
655 return ulite_release(&pdev->dev);
658 /* work with hotplug and coldplug */
659 MODULE_ALIAS("platform:uartlite");
661 static struct platform_driver ulite_platform_driver = {
662 .probe = ulite_probe,
663 .remove = ulite_remove,
664 .driver = {
665 .owner = THIS_MODULE,
666 .name = "uartlite",
667 .of_match_table = of_match_ptr(ulite_of_match),
671 /* ---------------------------------------------------------------------
672 * Module setup/teardown
675 static int __init ulite_init(void)
677 int ret;
679 pr_debug("uartlite: calling uart_register_driver()\n");
680 ret = uart_register_driver(&ulite_uart_driver);
681 if (ret)
682 goto err_uart;
684 pr_debug("uartlite: calling platform_driver_register()\n");
685 ret = platform_driver_register(&ulite_platform_driver);
686 if (ret)
687 goto err_plat;
689 return 0;
691 err_plat:
692 uart_unregister_driver(&ulite_uart_driver);
693 err_uart:
694 pr_err("registering uartlite driver failed: err=%i", ret);
695 return ret;
698 static void __exit ulite_exit(void)
700 platform_driver_unregister(&ulite_platform_driver);
701 uart_unregister_driver(&ulite_uart_driver);
704 module_init(ulite_init);
705 module_exit(ulite_exit);
707 MODULE_AUTHOR("Peter Korsgaard <jacmet@sunsite.dk>");
708 MODULE_DESCRIPTION("Xilinx uartlite serial driver");
709 MODULE_LICENSE("GPL");