1 // SPDX-License-Identifier: GPL-2.0-only
3 * linux/arch/arm/mach-omap2/io.c
5 * OMAP2 I/O mapping code
7 * Copyright (C) 2005 Nokia Corporation
8 * Copyright (C) 2007-2009 Texas Instruments
11 * Juha Yrjola <juha.yrjola@nokia.com>
12 * Syed Khasim <x0khasim@ti.com>
14 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
16 #include <linux/module.h>
17 #include <linux/kernel.h>
18 #include <linux/init.h>
20 #include <linux/clk.h>
23 #include <asm/mach/map.h>
25 #include <linux/omap-dma.h>
27 #include "omap_hwmod.h"
31 #include "powerdomain.h"
32 #include "clockdomain.h"
35 #include "clock2xxx.h"
36 #include "clock3xxx.h"
47 #include "prcm_mpu44xx.h"
48 #include "prminst44xx.h"
54 #include "omap-secure.h"
57 * omap_clk_soc_init: points to a function that does the SoC-specific
58 * clock initializations
60 static int (*omap_clk_soc_init
)(void);
63 * The machine specific code may provide the extra mapping besides the
64 * default mapping provided here.
67 #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
68 static struct map_desc omap24xx_io_desc
[] __initdata
= {
70 .virtual = L3_24XX_VIRT
,
71 .pfn
= __phys_to_pfn(L3_24XX_PHYS
),
72 .length
= L3_24XX_SIZE
,
76 .virtual = L4_24XX_VIRT
,
77 .pfn
= __phys_to_pfn(L4_24XX_PHYS
),
78 .length
= L4_24XX_SIZE
,
83 #ifdef CONFIG_SOC_OMAP2420
84 static struct map_desc omap242x_io_desc
[] __initdata
= {
86 .virtual = DSP_MEM_2420_VIRT
,
87 .pfn
= __phys_to_pfn(DSP_MEM_2420_PHYS
),
88 .length
= DSP_MEM_2420_SIZE
,
92 .virtual = DSP_IPI_2420_VIRT
,
93 .pfn
= __phys_to_pfn(DSP_IPI_2420_PHYS
),
94 .length
= DSP_IPI_2420_SIZE
,
98 .virtual = DSP_MMU_2420_VIRT
,
99 .pfn
= __phys_to_pfn(DSP_MMU_2420_PHYS
),
100 .length
= DSP_MMU_2420_SIZE
,
107 #ifdef CONFIG_SOC_OMAP2430
108 static struct map_desc omap243x_io_desc
[] __initdata
= {
110 .virtual = L4_WK_243X_VIRT
,
111 .pfn
= __phys_to_pfn(L4_WK_243X_PHYS
),
112 .length
= L4_WK_243X_SIZE
,
116 .virtual = OMAP243X_GPMC_VIRT
,
117 .pfn
= __phys_to_pfn(OMAP243X_GPMC_PHYS
),
118 .length
= OMAP243X_GPMC_SIZE
,
122 .virtual = OMAP243X_SDRC_VIRT
,
123 .pfn
= __phys_to_pfn(OMAP243X_SDRC_PHYS
),
124 .length
= OMAP243X_SDRC_SIZE
,
128 .virtual = OMAP243X_SMS_VIRT
,
129 .pfn
= __phys_to_pfn(OMAP243X_SMS_PHYS
),
130 .length
= OMAP243X_SMS_SIZE
,
137 #ifdef CONFIG_ARCH_OMAP3
138 static struct map_desc omap34xx_io_desc
[] __initdata
= {
140 .virtual = L3_34XX_VIRT
,
141 .pfn
= __phys_to_pfn(L3_34XX_PHYS
),
142 .length
= L3_34XX_SIZE
,
146 .virtual = L4_34XX_VIRT
,
147 .pfn
= __phys_to_pfn(L4_34XX_PHYS
),
148 .length
= L4_34XX_SIZE
,
152 .virtual = OMAP34XX_GPMC_VIRT
,
153 .pfn
= __phys_to_pfn(OMAP34XX_GPMC_PHYS
),
154 .length
= OMAP34XX_GPMC_SIZE
,
158 .virtual = OMAP343X_SMS_VIRT
,
159 .pfn
= __phys_to_pfn(OMAP343X_SMS_PHYS
),
160 .length
= OMAP343X_SMS_SIZE
,
164 .virtual = OMAP343X_SDRC_VIRT
,
165 .pfn
= __phys_to_pfn(OMAP343X_SDRC_PHYS
),
166 .length
= OMAP343X_SDRC_SIZE
,
170 .virtual = L4_PER_34XX_VIRT
,
171 .pfn
= __phys_to_pfn(L4_PER_34XX_PHYS
),
172 .length
= L4_PER_34XX_SIZE
,
176 .virtual = L4_EMU_34XX_VIRT
,
177 .pfn
= __phys_to_pfn(L4_EMU_34XX_PHYS
),
178 .length
= L4_EMU_34XX_SIZE
,
184 #ifdef CONFIG_SOC_TI81XX
185 static struct map_desc omapti81xx_io_desc
[] __initdata
= {
187 .virtual = L4_34XX_VIRT
,
188 .pfn
= __phys_to_pfn(L4_34XX_PHYS
),
189 .length
= L4_34XX_SIZE
,
195 #if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
196 static struct map_desc omapam33xx_io_desc
[] __initdata
= {
198 .virtual = L4_34XX_VIRT
,
199 .pfn
= __phys_to_pfn(L4_34XX_PHYS
),
200 .length
= L4_34XX_SIZE
,
204 .virtual = L4_WK_AM33XX_VIRT
,
205 .pfn
= __phys_to_pfn(L4_WK_AM33XX_PHYS
),
206 .length
= L4_WK_AM33XX_SIZE
,
212 #ifdef CONFIG_ARCH_OMAP4
213 static struct map_desc omap44xx_io_desc
[] __initdata
= {
215 .virtual = L3_44XX_VIRT
,
216 .pfn
= __phys_to_pfn(L3_44XX_PHYS
),
217 .length
= L3_44XX_SIZE
,
221 .virtual = L4_44XX_VIRT
,
222 .pfn
= __phys_to_pfn(L4_44XX_PHYS
),
223 .length
= L4_44XX_SIZE
,
227 .virtual = L4_PER_44XX_VIRT
,
228 .pfn
= __phys_to_pfn(L4_PER_44XX_PHYS
),
229 .length
= L4_PER_44XX_SIZE
,
235 #ifdef CONFIG_SOC_OMAP5
236 static struct map_desc omap54xx_io_desc
[] __initdata
= {
238 .virtual = L3_54XX_VIRT
,
239 .pfn
= __phys_to_pfn(L3_54XX_PHYS
),
240 .length
= L3_54XX_SIZE
,
244 .virtual = L4_54XX_VIRT
,
245 .pfn
= __phys_to_pfn(L4_54XX_PHYS
),
246 .length
= L4_54XX_SIZE
,
250 .virtual = L4_WK_54XX_VIRT
,
251 .pfn
= __phys_to_pfn(L4_WK_54XX_PHYS
),
252 .length
= L4_WK_54XX_SIZE
,
256 .virtual = L4_PER_54XX_VIRT
,
257 .pfn
= __phys_to_pfn(L4_PER_54XX_PHYS
),
258 .length
= L4_PER_54XX_SIZE
,
264 #ifdef CONFIG_SOC_DRA7XX
265 static struct map_desc dra7xx_io_desc
[] __initdata
= {
267 .virtual = L4_CFG_MPU_DRA7XX_VIRT
,
268 .pfn
= __phys_to_pfn(L4_CFG_MPU_DRA7XX_PHYS
),
269 .length
= L4_CFG_MPU_DRA7XX_SIZE
,
273 .virtual = L3_MAIN_SN_DRA7XX_VIRT
,
274 .pfn
= __phys_to_pfn(L3_MAIN_SN_DRA7XX_PHYS
),
275 .length
= L3_MAIN_SN_DRA7XX_SIZE
,
279 .virtual = L4_PER1_DRA7XX_VIRT
,
280 .pfn
= __phys_to_pfn(L4_PER1_DRA7XX_PHYS
),
281 .length
= L4_PER1_DRA7XX_SIZE
,
285 .virtual = L4_PER2_DRA7XX_VIRT
,
286 .pfn
= __phys_to_pfn(L4_PER2_DRA7XX_PHYS
),
287 .length
= L4_PER2_DRA7XX_SIZE
,
291 .virtual = L4_PER3_DRA7XX_VIRT
,
292 .pfn
= __phys_to_pfn(L4_PER3_DRA7XX_PHYS
),
293 .length
= L4_PER3_DRA7XX_SIZE
,
297 .virtual = L4_CFG_DRA7XX_VIRT
,
298 .pfn
= __phys_to_pfn(L4_CFG_DRA7XX_PHYS
),
299 .length
= L4_CFG_DRA7XX_SIZE
,
303 .virtual = L4_WKUP_DRA7XX_VIRT
,
304 .pfn
= __phys_to_pfn(L4_WKUP_DRA7XX_PHYS
),
305 .length
= L4_WKUP_DRA7XX_SIZE
,
311 #ifdef CONFIG_SOC_OMAP2420
312 void __init
omap242x_map_io(void)
314 iotable_init(omap24xx_io_desc
, ARRAY_SIZE(omap24xx_io_desc
));
315 iotable_init(omap242x_io_desc
, ARRAY_SIZE(omap242x_io_desc
));
319 #ifdef CONFIG_SOC_OMAP2430
320 void __init
omap243x_map_io(void)
322 iotable_init(omap24xx_io_desc
, ARRAY_SIZE(omap24xx_io_desc
));
323 iotable_init(omap243x_io_desc
, ARRAY_SIZE(omap243x_io_desc
));
327 #ifdef CONFIG_ARCH_OMAP3
328 void __init
omap3_map_io(void)
330 iotable_init(omap34xx_io_desc
, ARRAY_SIZE(omap34xx_io_desc
));
334 #ifdef CONFIG_SOC_TI81XX
335 void __init
ti81xx_map_io(void)
337 iotable_init(omapti81xx_io_desc
, ARRAY_SIZE(omapti81xx_io_desc
));
341 #if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
342 void __init
am33xx_map_io(void)
344 iotable_init(omapam33xx_io_desc
, ARRAY_SIZE(omapam33xx_io_desc
));
348 #ifdef CONFIG_ARCH_OMAP4
349 void __init
omap4_map_io(void)
351 iotable_init(omap44xx_io_desc
, ARRAY_SIZE(omap44xx_io_desc
));
352 omap_barriers_init();
356 #ifdef CONFIG_SOC_OMAP5
357 void __init
omap5_map_io(void)
359 iotable_init(omap54xx_io_desc
, ARRAY_SIZE(omap54xx_io_desc
));
360 omap_barriers_init();
364 #ifdef CONFIG_SOC_DRA7XX
365 void __init
dra7xx_map_io(void)
367 iotable_init(dra7xx_io_desc
, ARRAY_SIZE(dra7xx_io_desc
));
368 omap_barriers_init();
372 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
374 * Sets the CORE DPLL3 M2 divider to the same value that it's at
375 * currently. This has the effect of setting the SDRC SDRAM AC timing
376 * registers to the values currently defined by the kernel. Currently
377 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
378 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
379 * or passes along the return value of clk_set_rate().
381 static int __init
_omap2_init_reprogram_sdrc(void)
383 struct clk
*dpll3_m2_ck
;
387 if (!cpu_is_omap34xx())
390 dpll3_m2_ck
= clk_get(NULL
, "dpll3_m2_ck");
391 if (IS_ERR(dpll3_m2_ck
))
394 rate
= clk_get_rate(dpll3_m2_ck
);
395 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate
);
396 v
= clk_set_rate(dpll3_m2_ck
, rate
);
398 pr_err("dpll3_m2_clk rate change failed: %d\n", v
);
400 clk_put(dpll3_m2_ck
);
405 static int _set_hwmod_postsetup_state(struct omap_hwmod
*oh
, void *data
)
407 return omap_hwmod_set_postsetup_state(oh
, *(u8
*)data
);
410 static void __init __maybe_unused
omap_hwmod_init_postsetup(void)
412 u8 postsetup_state
= _HWMOD_STATE_DEFAULT
;
414 /* Set the default postsetup state for all hwmods */
415 omap_hwmod_for_each(_set_hwmod_postsetup_state
, &postsetup_state
);
418 #ifdef CONFIG_SOC_OMAP2420
419 void __init
omap2420_init_early(void)
421 omap2_set_globals_tap(OMAP242X_CLASS
, OMAP2_L4_IO_ADDRESS(0x48014000));
422 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE
),
423 OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE
));
424 omap2_control_base_init();
425 omap2xxx_check_revision();
426 omap2_prcm_base_init();
427 omap2xxx_voltagedomains_init();
428 omap242x_powerdomains_init();
429 omap242x_clockdomains_init();
430 omap2420_hwmod_init();
431 omap_hwmod_init_postsetup();
432 omap_clk_soc_init
= omap2420_dt_clk_init
;
433 rate_table
= omap2420_rate_table
;
437 void __init
omap2420_init_late(void)
439 omap_pm_soc_init
= omap2_pm_init
;
443 #ifdef CONFIG_SOC_OMAP2430
444 void __init
omap2430_init_early(void)
446 omap2_set_globals_tap(OMAP243X_CLASS
, OMAP2_L4_IO_ADDRESS(0x4900a000));
447 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE
),
448 OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE
));
449 omap2_control_base_init();
450 omap2xxx_check_revision();
451 omap2_prcm_base_init();
452 omap2xxx_voltagedomains_init();
453 omap243x_powerdomains_init();
454 omap243x_clockdomains_init();
455 omap2430_hwmod_init();
456 omap_hwmod_init_postsetup();
457 omap_clk_soc_init
= omap2430_dt_clk_init
;
458 rate_table
= omap2430_rate_table
;
462 void __init
omap2430_init_late(void)
464 omap_pm_soc_init
= omap2_pm_init
;
469 * Currently only board-omap3beagle.c should call this because of the
470 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
472 #ifdef CONFIG_ARCH_OMAP3
473 void __init
omap3_init_early(void)
475 omap2_set_globals_tap(OMAP343X_CLASS
, OMAP2_L4_IO_ADDRESS(0x4830A000));
476 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE
),
477 OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE
));
478 omap2_control_base_init();
479 omap3xxx_check_revision();
480 omap3xxx_check_features();
481 omap2_prcm_base_init();
482 omap3xxx_voltagedomains_init();
483 omap3xxx_powerdomains_init();
484 omap3xxx_clockdomains_init();
485 omap3xxx_hwmod_init();
486 omap_hwmod_init_postsetup();
490 void __init
omap3430_init_early(void)
493 omap_clk_soc_init
= omap3430_dt_clk_init
;
496 void __init
omap35xx_init_early(void)
499 omap_clk_soc_init
= omap3430_dt_clk_init
;
502 void __init
omap3630_init_early(void)
505 omap_clk_soc_init
= omap3630_dt_clk_init
;
508 void __init
am35xx_init_early(void)
511 omap_clk_soc_init
= am35xx_dt_clk_init
;
514 void __init
omap3_init_late(void)
516 omap_pm_soc_init
= omap3_pm_init
;
519 void __init
ti81xx_init_late(void)
521 omap_pm_soc_init
= omap_pm_nop_init
;
525 #ifdef CONFIG_SOC_TI81XX
526 void __init
ti814x_init_early(void)
528 omap2_set_globals_tap(TI814X_CLASS
,
529 OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE
));
530 omap2_control_base_init();
531 omap3xxx_check_revision();
532 ti81xx_check_features();
533 omap2_prcm_base_init();
534 omap3xxx_voltagedomains_init();
535 omap3xxx_powerdomains_init();
536 ti814x_clockdomains_init();
538 omap_hwmod_init_postsetup();
539 omap_clk_soc_init
= dm814x_dt_clk_init
;
543 void __init
ti816x_init_early(void)
545 omap2_set_globals_tap(TI816X_CLASS
,
546 OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE
));
547 omap2_control_base_init();
548 omap3xxx_check_revision();
549 ti81xx_check_features();
550 omap2_prcm_base_init();
551 omap3xxx_voltagedomains_init();
552 omap3xxx_powerdomains_init();
553 ti816x_clockdomains_init();
555 omap_hwmod_init_postsetup();
556 omap_clk_soc_init
= dm816x_dt_clk_init
;
561 #ifdef CONFIG_SOC_AM33XX
562 void __init
am33xx_init_early(void)
564 omap2_set_globals_tap(AM335X_CLASS
,
565 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE
));
566 omap2_control_base_init();
567 omap3xxx_check_revision();
568 am33xx_check_features();
569 omap2_prcm_base_init();
570 am33xx_powerdomains_init();
571 am33xx_clockdomains_init();
573 omap_hwmod_init_postsetup();
574 omap_clk_soc_init
= am33xx_dt_clk_init
;
578 void __init
am33xx_init_late(void)
580 omap_pm_soc_init
= amx3_common_pm_init
;
584 #ifdef CONFIG_SOC_AM43XX
585 void __init
am43xx_init_early(void)
587 omap2_set_globals_tap(AM335X_CLASS
,
588 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE
));
589 omap2_control_base_init();
590 omap3xxx_check_revision();
591 am33xx_check_features();
592 omap2_prcm_base_init();
593 am43xx_powerdomains_init();
594 am43xx_clockdomains_init();
596 omap_hwmod_init_postsetup();
597 omap_l2_cache_init();
598 omap_clk_soc_init
= am43xx_dt_clk_init
;
602 void __init
am43xx_init_late(void)
604 omap_pm_soc_init
= amx3_common_pm_init
;
608 #ifdef CONFIG_ARCH_OMAP4
609 void __init
omap4430_init_early(void)
611 omap2_set_globals_tap(OMAP443X_CLASS
,
612 OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE
));
613 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE
));
614 omap2_control_base_init();
615 omap4xxx_check_revision();
616 omap4xxx_check_features();
617 omap2_prcm_base_init();
618 omap4_sar_ram_init();
619 omap4_mpuss_early_init();
620 omap4_pm_init_early();
621 omap44xx_voltagedomains_init();
622 omap44xx_powerdomains_init();
623 omap44xx_clockdomains_init();
624 omap44xx_hwmod_init();
625 omap_hwmod_init_postsetup();
626 omap_l2_cache_init();
627 omap_clk_soc_init
= omap4xxx_dt_clk_init
;
631 void __init
omap4430_init_late(void)
633 omap_pm_soc_init
= omap4_pm_init
;
637 #ifdef CONFIG_SOC_OMAP5
638 void __init
omap5_init_early(void)
640 omap2_set_globals_tap(OMAP54XX_CLASS
,
641 OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE
));
642 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE
));
643 omap2_control_base_init();
644 omap2_prcm_base_init();
645 omap5xxx_check_revision();
646 omap4_sar_ram_init();
647 omap4_mpuss_early_init();
648 omap4_pm_init_early();
649 omap54xx_voltagedomains_init();
650 omap54xx_powerdomains_init();
651 omap54xx_clockdomains_init();
652 omap54xx_hwmod_init();
653 omap_hwmod_init_postsetup();
654 omap_clk_soc_init
= omap5xxx_dt_clk_init
;
658 void __init
omap5_init_late(void)
660 omap_pm_soc_init
= omap4_pm_init
;
664 #ifdef CONFIG_SOC_DRA7XX
665 void __init
dra7xx_init_early(void)
667 omap2_set_globals_tap(DRA7XX_CLASS
,
668 OMAP2_L4_IO_ADDRESS(DRA7XX_TAP_BASE
));
669 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE
));
670 omap2_control_base_init();
671 omap4_pm_init_early();
672 omap2_prcm_base_init();
673 dra7xxx_check_revision();
674 dra7xx_powerdomains_init();
675 dra7xx_clockdomains_init();
677 omap_hwmod_init_postsetup();
678 omap_clk_soc_init
= dra7xx_dt_clk_init
;
682 void __init
dra7xx_init_late(void)
684 omap_pm_soc_init
= omap4_pm_init
;
689 void __init
omap_sdrc_init(struct omap_sdrc_params
*sdrc_cs0
,
690 struct omap_sdrc_params
*sdrc_cs1
)
694 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
695 omap2_sdrc_init(sdrc_cs0
, sdrc_cs1
);
696 _omap2_init_reprogram_sdrc();
700 int __init
omap_clk_init(void)
704 if (!omap_clk_soc_init
)
707 ti_clk_init_features();
709 omap2_clk_setup_ll_ops();
711 ret
= omap_control_init();
715 ret
= omap_prcm_init();
721 ti_dt_clk_init_retry_clks();
723 ti_dt_clockdomains_setup();
725 ret
= omap_clk_soc_init();