2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 2004-2008, 2009, 2010 Cavium Networks
9 #include <linux/delay.h>
10 #include <linux/smp.h>
11 #include <linux/interrupt.h>
12 #include <linux/kernel_stat.h>
13 #include <linux/sched.h>
14 #include <linux/sched/hotplug.h>
15 #include <linux/sched/task_stack.h>
16 #include <linux/init.h>
17 #include <linux/export.h>
18 #include <linux/kexec.h>
20 #include <asm/mmu_context.h>
22 #include <asm/setup.h>
24 #include <asm/octeon/octeon.h>
26 #include "octeon_boot.h"
28 volatile unsigned long octeon_processor_boot
= 0xff;
29 volatile unsigned long octeon_processor_sp
;
30 volatile unsigned long octeon_processor_gp
;
31 #ifdef CONFIG_RELOCATABLE
32 volatile unsigned long octeon_processor_relocated_kernel_entry
;
33 #endif /* CONFIG_RELOCATABLE */
35 #ifdef CONFIG_HOTPLUG_CPU
36 uint64_t octeon_bootloader_entry_addr
;
37 EXPORT_SYMBOL(octeon_bootloader_entry_addr
);
40 extern void kernel_entry(unsigned long arg1
, ...);
42 static void octeon_icache_flush(void)
44 asm volatile ("synci 0($0)\n");
47 static void (*octeon_message_functions
[8])(void) = {
49 generic_smp_call_function_interrupt
,
53 static irqreturn_t
mailbox_interrupt(int irq
, void *dev_id
)
55 u64 mbox_clrx
= CVMX_CIU_MBOX_CLRX(cvmx_get_core_num());
60 * Make sure the function array initialization remains
63 BUILD_BUG_ON(SMP_RESCHEDULE_YOURSELF
!= (1 << 0));
64 BUILD_BUG_ON(SMP_CALL_FUNCTION
!= (1 << 1));
65 BUILD_BUG_ON(SMP_ICACHE_FLUSH
!= (1 << 2));
68 * Load the mailbox register to figure out what we're supposed
71 action
= cvmx_read_csr(mbox_clrx
);
73 if (OCTEON_IS_MODEL(OCTEON_CN68XX
))
78 /* Clear the mailbox to clear the interrupt */
79 cvmx_write_csr(mbox_clrx
, action
);
81 for (i
= 0; i
< ARRAY_SIZE(octeon_message_functions
) && action
;) {
83 void (*fn
)(void) = octeon_message_functions
[i
];
95 * Cause the function described by call_data to be executed on the passed
96 * cpu. When the function has finished, increment the finished field of
99 void octeon_send_ipi_single(int cpu
, unsigned int action
)
101 int coreid
= cpu_logical_map(cpu
);
103 pr_info("SMP: Mailbox send cpu=%d, coreid=%d, action=%u\n", cpu,
106 cvmx_write_csr(CVMX_CIU_MBOX_SETX(coreid
), action
);
109 static inline void octeon_send_ipi_mask(const struct cpumask
*mask
,
114 for_each_cpu(i
, mask
)
115 octeon_send_ipi_single(i
, action
);
119 * Detect available CPUs, populate cpu_possible_mask
121 static void octeon_smp_hotplug_setup(void)
123 #ifdef CONFIG_HOTPLUG_CPU
124 struct linux_app_boot_info
*labi
;
129 labi
= (struct linux_app_boot_info
*)PHYS_TO_XKSEG_CACHED(LABI_ADDR_IN_BOOTLOADER
);
130 if (labi
->labi_signature
!= LABI_SIGNATURE
) {
131 pr_info("The bootloader on this board does not support HOTPLUG_CPU.");
135 octeon_bootloader_entry_addr
= labi
->InitTLBStart_addr
;
139 static void __init
octeon_smp_setup(void)
141 const int coreid
= cvmx_get_core_num();
144 struct cvmx_sysinfo
*sysinfo
= cvmx_sysinfo_get();
146 #ifdef CONFIG_HOTPLUG_CPU
147 int core_mask
= octeon_get_boot_coremask();
148 unsigned int num_cores
= cvmx_octeon_num_cores();
151 /* The present CPUs are initially just the boot cpu (CPU 0). */
152 for (id
= 0; id
< NR_CPUS
; id
++) {
153 set_cpu_possible(id
, id
== 0);
154 set_cpu_present(id
, id
== 0);
157 __cpu_number_map
[coreid
] = 0;
158 __cpu_logical_map
[0] = coreid
;
160 /* The present CPUs get the lowest CPU numbers. */
162 for (id
= 0; id
< NR_CPUS
; id
++) {
163 if ((id
!= coreid
) && cvmx_coremask_is_core_set(&sysinfo
->core_mask
, id
)) {
164 set_cpu_possible(cpus
, true);
165 set_cpu_present(cpus
, true);
166 __cpu_number_map
[id
] = cpus
;
167 __cpu_logical_map
[cpus
] = id
;
172 #ifdef CONFIG_HOTPLUG_CPU
174 * The possible CPUs are all those present on the chip. We
175 * will assign CPU numbers for possible cores as well. Cores
176 * are always consecutively numberd from 0.
178 for (id
= 0; setup_max_cpus
&& octeon_bootloader_entry_addr
&&
179 id
< num_cores
&& id
< NR_CPUS
; id
++) {
180 if (!(core_mask
& (1 << id
))) {
181 set_cpu_possible(cpus
, true);
182 __cpu_number_map
[id
] = cpus
;
183 __cpu_logical_map
[cpus
] = id
;
189 octeon_smp_hotplug_setup();
193 #ifdef CONFIG_RELOCATABLE
194 int plat_post_relocation(long offset
)
196 unsigned long entry
= (unsigned long)kernel_entry
;
198 /* Send secondaries into relocated kernel */
199 octeon_processor_relocated_kernel_entry
= entry
+ offset
;
203 #endif /* CONFIG_RELOCATABLE */
206 * Firmware CPU startup hook
209 static int octeon_boot_secondary(int cpu
, struct task_struct
*idle
)
213 pr_info("SMP: Booting CPU%02d (CoreId %2d)...\n", cpu
,
214 cpu_logical_map(cpu
));
216 octeon_processor_sp
= __KSTK_TOS(idle
);
217 octeon_processor_gp
= (unsigned long)(task_thread_info(idle
));
218 octeon_processor_boot
= cpu_logical_map(cpu
);
222 while (octeon_processor_sp
&& count
) {
223 /* Waiting for processor to get the SP and GP */
228 pr_err("Secondary boot timeout\n");
236 * After we've done initial boot, this function is called to allow the
237 * board code to clean up state, if needed
239 static void octeon_init_secondary(void)
243 sr
= set_c0_status(ST0_BEV
);
244 write_c0_ebase((u32
)ebase
);
247 octeon_check_cpu_bist();
248 octeon_init_cvmcount();
250 octeon_irq_setup_secondary();
254 * Callout to firmware before smp_init
257 static void __init
octeon_prepare_cpus(unsigned int max_cpus
)
260 * Only the low order mailbox bits are used for IPIs, leave
261 * the other bits alone.
263 cvmx_write_csr(CVMX_CIU_MBOX_CLRX(cvmx_get_core_num()), 0xffff);
264 if (request_irq(OCTEON_IRQ_MBOX0
, mailbox_interrupt
,
265 IRQF_PERCPU
| IRQF_NO_THREAD
, "SMP-IPI",
266 mailbox_interrupt
)) {
267 panic("Cannot request_irq(OCTEON_IRQ_MBOX0)");
272 * Last chance for the board code to finish SMP initialization before
273 * the CPU is "online".
275 static void octeon_smp_finish(void)
277 octeon_user_io_init();
279 /* to generate the first CPU timer interrupt */
280 write_c0_compare(read_c0_count() + mips_hpt_frequency
/ HZ
);
284 #ifdef CONFIG_HOTPLUG_CPU
286 /* State of each CPU. */
287 static DEFINE_PER_CPU(int, cpu_state
);
289 static int octeon_cpu_disable(void)
291 unsigned int cpu
= smp_processor_id();
296 if (!octeon_bootloader_entry_addr
)
299 set_cpu_online(cpu
, false);
300 calculate_cpu_foreign_map();
304 local_flush_tlb_all();
309 static void octeon_cpu_die(unsigned int cpu
)
311 int coreid
= cpu_logical_map(cpu
);
312 uint32_t mask
, new_mask
;
313 const struct cvmx_bootmem_named_block_desc
*block_desc
;
315 while (per_cpu(cpu_state
, cpu
) != CPU_DEAD
)
319 * This is a bit complicated strategics of getting/settig available
320 * cores mask, copied from bootloader
324 /* LINUX_APP_BOOT_BLOCK is initialized in bootoct binary */
325 block_desc
= cvmx_bootmem_find_named_block(LINUX_APP_BOOT_BLOCK_NAME
);
328 struct linux_app_boot_info
*labi
;
330 labi
= (struct linux_app_boot_info
*)PHYS_TO_XKSEG_CACHED(LABI_ADDR_IN_BOOTLOADER
);
332 labi
->avail_coremask
|= mask
;
333 new_mask
= labi
->avail_coremask
;
334 } else { /* alternative, already initialized */
335 uint32_t *p
= (uint32_t *)PHYS_TO_XKSEG_CACHED(block_desc
->base_addr
+
336 AVAIL_COREMASK_OFFSET_IN_LINUX_APP_BOOT_BLOCK
);
341 pr_info("Reset core %d. Available Coremask = 0x%x \n", coreid
, new_mask
);
343 cvmx_write_csr(CVMX_CIU_PP_RST
, 1 << coreid
);
344 cvmx_write_csr(CVMX_CIU_PP_RST
, 0);
349 int cpu
= cpu_number_map(cvmx_get_core_num());
352 octeon_processor_boot
= 0xff;
353 per_cpu(cpu_state
, cpu
) = CPU_DEAD
;
357 while (1) /* core will be reset here */
361 static void start_after_reset(void)
363 kernel_entry(0, 0, 0); /* set a2 = 0 for secondary core */
366 static int octeon_update_boot_vector(unsigned int cpu
)
369 int coreid
= cpu_logical_map(cpu
);
370 uint32_t avail_coremask
;
371 const struct cvmx_bootmem_named_block_desc
*block_desc
;
372 struct boot_init_vector
*boot_vect
=
373 (struct boot_init_vector
*)PHYS_TO_XKSEG_CACHED(BOOTLOADER_BOOT_VECTOR
);
375 block_desc
= cvmx_bootmem_find_named_block(LINUX_APP_BOOT_BLOCK_NAME
);
378 struct linux_app_boot_info
*labi
;
380 labi
= (struct linux_app_boot_info
*)PHYS_TO_XKSEG_CACHED(LABI_ADDR_IN_BOOTLOADER
);
382 avail_coremask
= labi
->avail_coremask
;
383 labi
->avail_coremask
&= ~(1 << coreid
);
384 } else { /* alternative, already initialized */
385 avail_coremask
= *(uint32_t *)PHYS_TO_XKSEG_CACHED(
386 block_desc
->base_addr
+ AVAIL_COREMASK_OFFSET_IN_LINUX_APP_BOOT_BLOCK
);
389 if (!(avail_coremask
& (1 << coreid
))) {
390 /* core not available, assume, that caught by simple-executive */
391 cvmx_write_csr(CVMX_CIU_PP_RST
, 1 << coreid
);
392 cvmx_write_csr(CVMX_CIU_PP_RST
, 0);
395 boot_vect
[coreid
].app_start_func_addr
=
396 (uint32_t) (unsigned long) start_after_reset
;
397 boot_vect
[coreid
].code_addr
= octeon_bootloader_entry_addr
;
401 cvmx_write_csr(CVMX_CIU_NMI
, (1 << coreid
) & avail_coremask
);
406 static int register_cavium_notifier(void)
408 return cpuhp_setup_state_nocalls(CPUHP_MIPS_SOC_PREPARE
,
409 "mips/cavium:prepare",
410 octeon_update_boot_vector
, NULL
);
412 late_initcall(register_cavium_notifier
);
414 #endif /* CONFIG_HOTPLUG_CPU */
416 static const struct plat_smp_ops octeon_smp_ops
= {
417 .send_ipi_single
= octeon_send_ipi_single
,
418 .send_ipi_mask
= octeon_send_ipi_mask
,
419 .init_secondary
= octeon_init_secondary
,
420 .smp_finish
= octeon_smp_finish
,
421 .boot_secondary
= octeon_boot_secondary
,
422 .smp_setup
= octeon_smp_setup
,
423 .prepare_cpus
= octeon_prepare_cpus
,
424 #ifdef CONFIG_HOTPLUG_CPU
425 .cpu_disable
= octeon_cpu_disable
,
426 .cpu_die
= octeon_cpu_die
,
429 .kexec_nonboot_cpu
= kexec_nonboot_cpu_jump
,
433 static irqreturn_t
octeon_78xx_reched_interrupt(int irq
, void *dev_id
)
439 static irqreturn_t
octeon_78xx_call_function_interrupt(int irq
, void *dev_id
)
441 generic_smp_call_function_interrupt();
445 static irqreturn_t
octeon_78xx_icache_flush_interrupt(int irq
, void *dev_id
)
447 octeon_icache_flush();
452 * Callout to firmware before smp_init
454 static void octeon_78xx_prepare_cpus(unsigned int max_cpus
)
456 if (request_irq(OCTEON_IRQ_MBOX0
+ 0,
457 octeon_78xx_reched_interrupt
,
458 IRQF_PERCPU
| IRQF_NO_THREAD
, "Scheduler",
459 octeon_78xx_reched_interrupt
)) {
460 panic("Cannot request_irq for SchedulerIPI");
462 if (request_irq(OCTEON_IRQ_MBOX0
+ 1,
463 octeon_78xx_call_function_interrupt
,
464 IRQF_PERCPU
| IRQF_NO_THREAD
, "SMP-Call",
465 octeon_78xx_call_function_interrupt
)) {
466 panic("Cannot request_irq for SMP-Call");
468 if (request_irq(OCTEON_IRQ_MBOX0
+ 2,
469 octeon_78xx_icache_flush_interrupt
,
470 IRQF_PERCPU
| IRQF_NO_THREAD
, "ICache-Flush",
471 octeon_78xx_icache_flush_interrupt
)) {
472 panic("Cannot request_irq for ICache-Flush");
476 static void octeon_78xx_send_ipi_single(int cpu
, unsigned int action
)
480 for (i
= 0; i
< 8; i
++) {
482 octeon_ciu3_mbox_send(cpu
, i
);
487 static void octeon_78xx_send_ipi_mask(const struct cpumask
*mask
,
492 for_each_cpu(cpu
, mask
)
493 octeon_78xx_send_ipi_single(cpu
, action
);
496 static const struct plat_smp_ops octeon_78xx_smp_ops
= {
497 .send_ipi_single
= octeon_78xx_send_ipi_single
,
498 .send_ipi_mask
= octeon_78xx_send_ipi_mask
,
499 .init_secondary
= octeon_init_secondary
,
500 .smp_finish
= octeon_smp_finish
,
501 .boot_secondary
= octeon_boot_secondary
,
502 .smp_setup
= octeon_smp_setup
,
503 .prepare_cpus
= octeon_78xx_prepare_cpus
,
504 #ifdef CONFIG_HOTPLUG_CPU
505 .cpu_disable
= octeon_cpu_disable
,
506 .cpu_die
= octeon_cpu_die
,
509 .kexec_nonboot_cpu
= kexec_nonboot_cpu_jump
,
513 void __init
octeon_setup_smp(void)
515 const struct plat_smp_ops
*ops
;
517 if (octeon_has_feature(OCTEON_FEATURE_CIU3
))
518 ops
= &octeon_78xx_smp_ops
;
520 ops
= &octeon_smp_ops
;
522 register_smp_ops(ops
);