1 * Clock Block on Freescale QorIQ Platforms
3 Freescale QorIQ chips take primary clocking input from the external
4 SYSCLK signal. The SYSCLK input (frequency) is multiplied using
5 multiple phase locked loops (PLL) to create a variety of frequencies
6 which can then be passed to a variety of internal logic, including
7 cores and peripheral IP blocks.
8 Please refer to the Reference Manual for details.
10 All references to "1.0" and "2.0" refer to the QorIQ chassis version to
11 which the chip complies.
13 Chassis Version Example Chips
14 --------------- -------------
15 1.0 p4080, p5020, p5040
18 1. Clock Block Binding
21 - compatible: Should contain a chip-specific clock block compatible
22 string and (if applicable) may contain a chassis-version clock
25 Chip-specific strings are of the form "fsl,<chip>-clockgen", such as:
26 * "fsl,p2041-clockgen"
27 * "fsl,p3041-clockgen"
28 * "fsl,p4080-clockgen"
29 * "fsl,p5020-clockgen"
30 * "fsl,p5040-clockgen"
31 * "fsl,t4240-clockgen"
32 * "fsl,b4420-clockgen"
33 * "fsl,b4860-clockgen"
34 * "fsl,ls1021a-clockgen"
35 Chassis-version clock strings include:
36 * "fsl,qoriq-clockgen-1.0": for chassis 1.0 clocks
37 * "fsl,qoriq-clockgen-2.0": for chassis 2.0 clocks
38 - reg: Describes the address of the device's resources within the
39 address space defined by its parent bus, and resource zero
40 represents the clock register set
43 - ranges: Allows valid translation between child's address space and
44 parent's. Must be present if the device has sub-nodes.
45 - #address-cells: Specifies the number of cells used to represent
46 physical base addresses. Must be present if the device has
47 sub-nodes and set to 1 if present
48 - #size-cells: Specifies the number of cells used to represent
49 the size of an address. Must be present if the device has
50 sub-nodes and set to 1 if present
51 - clock-frequency: Input system clock frequency (SYSCLK)
52 - clocks: If clock-frequency is not specified, sysclk may be provided
53 as an input clock. Either clock-frequency or clocks must be
58 The clockgen node should act as a clock provider, though in older device
59 trees the children of the clockgen node are the clock providers.
61 When the clockgen node is a clock provider, #clock-cells = <2>.
62 The first cell of the clock specifier is the clock type, and the
63 second cell is the clock index for the specified type.
67 1 cmux index (n in CLKCnCSR)
68 2 hwaccel index (n in CLKCGnHWACSR)
69 3 fman 0 for fm1, 1 for fm2
70 4 platform pll 0=pll, 1=pll/2, 2=pll/3, 3=pll/4
74 clockgen: global-utilities@e1000 {
75 compatible = "fsl,p5020-clockgen", "fsl,qoriq-clockgen-1.0";
76 clock-frequency = <133333333>;
77 reg = <0xe1000 0x1000>;
83 clocks = <&clockgen 3 0>;
89 NOTE: These nodes are deprecated. Kernels should continue to support
90 device trees with these nodes, but new device trees should not use them.
92 Most of the bindings are from the common clock binding[1].
93 [1] Documentation/devicetree/bindings/clock/clock-bindings.txt
96 - compatible : Should include one of the following:
97 * "fsl,qoriq-core-pll-1.0" for core PLL clocks (v1.0)
98 * "fsl,qoriq-core-pll-2.0" for core PLL clocks (v2.0)
99 * "fsl,qoriq-core-mux-1.0" for core mux clocks (v1.0)
100 * "fsl,qoriq-core-mux-2.0" for core mux clocks (v2.0)
101 * "fsl,qoriq-sysclk-1.0": for input system clock (v1.0).
102 It takes parent's clock-frequency as its clock.
103 * "fsl,qoriq-sysclk-2.0": for input system clock (v2.0).
104 It takes parent's clock-frequency as its clock.
105 * "fsl,qoriq-platform-pll-1.0" for the platform PLL clock (v1.0)
106 * "fsl,qoriq-platform-pll-2.0" for the platform PLL clock (v2.0)
107 - #clock-cells: From common clock binding. The number of cells in a
108 clock-specifier. Should be <0> for "fsl,qoriq-sysclk-[1,2].0"
109 clocks, or <1> for "fsl,qoriq-core-pll-[1,2].0" clocks.
110 For "fsl,qoriq-core-pll-[1,2].0" clocks, the single
111 clock-specifier cell may take the following values:
112 * 0 - equal to the PLL frequency
113 * 1 - equal to the PLL frequency divided by 2
114 * 2 - equal to the PLL frequency divided by 4
116 Recommended properties:
117 - clocks: Should be the phandle of input parent clock
118 - clock-names: From common clock binding, indicates the clock name
119 - clock-output-names: From common clock binding, indicates the names of
121 - reg: Should be the offset and length of clock block base address.
122 The length should be 4.
126 clockgen: global-utilities@e1000 {
127 compatible = "fsl,p5020-clockgen", "fsl,qoriq-clockgen-1.0";
128 ranges = <0x0 0xe1000 0x1000>;
129 clock-frequency = <133333333>;
130 reg = <0xe1000 0x1000>;
131 #address-cells = <1>;
136 compatible = "fsl,qoriq-sysclk-1.0";
137 clock-output-names = "sysclk";
143 compatible = "fsl,qoriq-core-pll-1.0";
145 clock-output-names = "pll0", "pll0-div2";
151 compatible = "fsl,qoriq-core-pll-1.0";
153 clock-output-names = "pll1", "pll1-div2";
159 compatible = "fsl,qoriq-core-mux-1.0";
160 clocks = <&pll0 0>, <&pll0 1>, <&pll1 0>, <&pll1 1>;
161 clock-names = "pll0", "pll0-div2", "pll1", "pll1-div2";
162 clock-output-names = "cmux0";
168 compatible = "fsl,qoriq-core-mux-1.0";
169 clocks = <&pll0 0>, <&pll0 1>, <&pll1 0>, <&pll1 1>;
170 clock-names = "pll0", "pll0-div2", "pll1", "pll1-div2";
171 clock-output-names = "cmux1";
174 platform-pll: platform-pll@c00 {
177 compatible = "fsl,qoriq-platform-pll-1.0";
179 clock-output-names = "platform-pll", "platform-pll-div2";
184 Example for legacy clock consumer:
187 cpu0: PowerPC,e5500@0 {