irqchip: Fix dependencies for archs w/o HAS_IOMEM
[linux/fpc-iii.git] / arch / mips / ralink / early_printk.c
blob3c59ffe5f5f54116785a501ad39abaccd1ad11a5
1 /*
2 * This program is free software; you can redistribute it and/or modify it
3 * under the terms of the GNU General Public License version 2 as published
4 * by the Free Software Foundation.
6 * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
7 */
9 #include <linux/io.h>
10 #include <linux/serial_reg.h>
12 #include <asm/addrspace.h>
14 #ifdef CONFIG_SOC_RT288X
15 #define EARLY_UART_BASE 0x300c00
16 #define CHIPID_BASE 0x300004
17 #elif defined(CONFIG_SOC_MT7621)
18 #define EARLY_UART_BASE 0x1E000c00
19 #define CHIPID_BASE 0x1E000004
20 #else
21 #define EARLY_UART_BASE 0x10000c00
22 #define CHIPID_BASE 0x10000004
23 #endif
25 #define MT7628_CHIP_NAME1 0x20203832
27 #define UART_REG_TX 0x04
28 #define UART_REG_LCR 0x0c
29 #define UART_REG_LSR 0x14
30 #define UART_REG_LSR_RT2880 0x1c
32 static __iomem void *uart_membase = (__iomem void *) KSEG1ADDR(EARLY_UART_BASE);
33 static __iomem void *chipid_membase = (__iomem void *) KSEG1ADDR(CHIPID_BASE);
34 static int init_complete;
36 static inline void uart_w32(u32 val, unsigned reg)
38 __raw_writel(val, uart_membase + reg);
41 static inline u32 uart_r32(unsigned reg)
43 return __raw_readl(uart_membase + reg);
46 static inline int soc_is_mt7628(void)
48 return IS_ENABLED(CONFIG_SOC_MT7620) &&
49 (__raw_readl(chipid_membase) == MT7628_CHIP_NAME1);
52 static void find_uart_base(void)
54 int i;
56 if (!soc_is_mt7628())
57 return;
59 for (i = 0; i < 3; i++) {
60 u32 reg = uart_r32(UART_REG_LCR + (0x100 * i));
62 if (!reg)
63 continue;
65 uart_membase = (__iomem void *) KSEG1ADDR(EARLY_UART_BASE +
66 (0x100 * i));
67 break;
71 void prom_putchar(unsigned char ch)
73 if (!init_complete) {
74 find_uart_base();
75 init_complete = 1;
78 if (IS_ENABLED(CONFIG_SOC_MT7621) || soc_is_mt7628()) {
79 uart_w32(ch, UART_TX);
80 while ((uart_r32(UART_REG_LSR) & UART_LSR_THRE) == 0)
82 } else {
83 while ((uart_r32(UART_REG_LSR_RT2880) & UART_LSR_THRE) == 0)
85 uart_w32(ch, UART_REG_TX);
86 while ((uart_r32(UART_REG_LSR_RT2880) & UART_LSR_THRE) == 0)