2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
24 * Kevin Tian <kevin.tian@intel.com>
25 * Eddie Dong <eddie.dong@intel.com>
28 * Niu Bing <bing.niu@intel.com>
29 * Zhi Wang <zhi.a.wang@intel.com>
37 #include "hypercall.h"
40 #include "interrupt.h"
45 #include "scheduler.h"
46 #include "sched_policy.h"
47 #include "mmio_context.h"
48 #include "cmd_parser.h"
49 #include "fb_decoder.h"
51 #include "page_track.h"
53 #define GVT_MAX_VGPU 8
55 struct intel_gvt_host
{
59 const struct intel_gvt_mpt
*mpt
;
62 extern struct intel_gvt_host intel_gvt_host
;
64 /* Describe per-platform limitations. */
65 struct intel_gvt_device_info
{
66 u32 max_support_vgpus
;
70 unsigned long msi_cap_offset
;
73 u32 gtt_entry_size_shift
;
74 int gmadr_bytes_in_cmd
;
78 /* GM resources owned by a vGPU */
79 struct intel_vgpu_gm
{
82 struct drm_mm_node low_gm_node
;
83 struct drm_mm_node high_gm_node
;
86 #define INTEL_GVT_MAX_NUM_FENCES 32
88 /* Fences owned by a vGPU */
89 struct intel_vgpu_fence
{
90 struct i915_fence_reg
*regs
[INTEL_GVT_MAX_NUM_FENCES
];
95 struct intel_vgpu_mmio
{
99 #define INTEL_GVT_MAX_BAR_NUM 4
101 struct intel_vgpu_pci_bar
{
106 struct intel_vgpu_cfg_space
{
107 unsigned char virtual_cfg_space
[PCI_CFG_SPACE_EXP_SIZE
];
108 struct intel_vgpu_pci_bar bar
[INTEL_GVT_MAX_BAR_NUM
];
112 #define vgpu_cfg_space(vgpu) ((vgpu)->cfg_space.virtual_cfg_space)
114 struct intel_vgpu_irq
{
115 bool irq_warn_once
[INTEL_GVT_EVENT_MAX
];
116 DECLARE_BITMAP(flip_done_event
[I915_MAX_PIPES
],
117 INTEL_GVT_EVENT_MAX
);
120 struct intel_vgpu_opregion
{
123 u32 gfn
[INTEL_GVT_OPREGION_PAGES
];
126 #define vgpu_opregion(vgpu) (&(vgpu->opregion))
128 struct intel_vgpu_display
{
129 struct intel_vgpu_i2c_edid i2c_edid
;
130 struct intel_vgpu_port ports
[I915_MAX_PORTS
];
131 struct intel_vgpu_sbi sbi
;
134 struct vgpu_sched_ctl
{
139 INTEL_VGPU_EXECLIST_SUBMISSION
= 1,
140 INTEL_VGPU_GUC_SUBMISSION
,
143 struct intel_vgpu_submission_ops
{
145 int (*init
)(struct intel_vgpu
*vgpu
, intel_engine_mask_t engine_mask
);
146 void (*clean
)(struct intel_vgpu
*vgpu
, intel_engine_mask_t engine_mask
);
147 void (*reset
)(struct intel_vgpu
*vgpu
, intel_engine_mask_t engine_mask
);
150 struct intel_vgpu_submission
{
151 struct intel_vgpu_execlist execlist
[I915_NUM_ENGINES
];
152 struct list_head workload_q_head
[I915_NUM_ENGINES
];
153 struct intel_context
*shadow
[I915_NUM_ENGINES
];
154 struct kmem_cache
*workloads
;
155 atomic_t running_workload_num
;
157 u64 i915_context_pml4
;
158 u64 i915_context_pdps
[GEN8_3LVL_PDPES
];
160 DECLARE_BITMAP(shadow_ctx_desc_updated
, I915_NUM_ENGINES
);
161 DECLARE_BITMAP(tlb_handle_pending
, I915_NUM_ENGINES
);
162 void *ring_scan_buffer
[I915_NUM_ENGINES
];
163 int ring_scan_buffer_size
[I915_NUM_ENGINES
];
164 const struct intel_vgpu_submission_ops
*ops
;
165 int virtual_submission_interface
;
170 u64 ring_context_gpa
;
171 } last_ctx
[I915_NUM_ENGINES
];
175 struct intel_gvt
*gvt
;
176 struct mutex vgpu_lock
;
178 unsigned long handle
; /* vGPU handle used by hypervisor MPT modules */
182 unsigned int resetting_eng
;
184 /* Both sched_data and sched_ctl can be seen a part of the global gvt
185 * scheduler structure. So below 2 vgpu data are protected
186 * by sched_lock, not vgpu_lock.
189 struct vgpu_sched_ctl sched_ctl
;
191 struct intel_vgpu_fence fence
;
192 struct intel_vgpu_gm gm
;
193 struct intel_vgpu_cfg_space cfg_space
;
194 struct intel_vgpu_mmio mmio
;
195 struct intel_vgpu_irq irq
;
196 struct intel_vgpu_gtt gtt
;
197 struct intel_vgpu_opregion opregion
;
198 struct intel_vgpu_display display
;
199 struct intel_vgpu_submission submission
;
200 struct radix_tree_root page_track_tree
;
201 u32 hws_pga
[I915_NUM_ENGINES
];
202 /* Set on PCI_D3, reset on DMLR, not reflecting the actual PM state */
205 struct dentry
*debugfs
;
207 /* Hypervisor-specific device state. */
210 struct list_head dmabuf_obj_list_head
;
211 struct mutex dmabuf_lock
;
212 struct idr object_idr
;
217 static inline void *intel_vgpu_vdev(struct intel_vgpu
*vgpu
)
222 /* validating GM healthy status*/
223 #define vgpu_is_vm_unhealthy(ret_val) \
224 (((ret_val) == -EBADRQC) || ((ret_val) == -EFAULT))
226 struct intel_gvt_gm
{
227 unsigned long vgpu_allocated_low_gm_size
;
228 unsigned long vgpu_allocated_high_gm_size
;
231 struct intel_gvt_fence
{
232 unsigned long vgpu_allocated_fence_num
;
235 /* Special MMIO blocks. */
236 struct gvt_mmio_block
{
244 #define INTEL_GVT_MMIO_HASH_BITS 11
246 struct intel_gvt_mmio
{
248 /* Register contains RO bits */
249 #define F_RO (1 << 0)
250 /* Register contains graphics address */
251 #define F_GMADR (1 << 1)
252 /* Mode mask registers with high 16 bits as the mask bits */
253 #define F_MODE_MASK (1 << 2)
254 /* This reg can be accessed by GPU commands */
255 #define F_CMD_ACCESS (1 << 3)
256 /* This reg has been accessed by a VM */
257 #define F_ACCESSED (1 << 4)
258 /* This reg requires save & restore during host PM suspend/resume */
259 #define F_PM_SAVE (1 << 5)
260 /* This reg could be accessed by unaligned address */
261 #define F_UNALIGN (1 << 6)
262 /* This reg is in GVT's mmio save-restor list and in hardware
263 * logical context image
265 #define F_SR_IN_CTX (1 << 7)
267 struct gvt_mmio_block
*mmio_block
;
268 unsigned int num_mmio_block
;
270 DECLARE_HASHTABLE(mmio_info_table
, INTEL_GVT_MMIO_HASH_BITS
);
271 unsigned long num_tracked_mmio
;
274 struct intel_gvt_firmware
{
277 bool firmware_loaded
;
280 #define NR_MAX_INTEL_VGPU_TYPES 20
281 struct intel_vgpu_type
{
283 unsigned int avail_instance
;
284 unsigned int low_gm_size
;
285 unsigned int high_gm_size
;
288 enum intel_vgpu_edid resolution
;
292 /* GVT scope lock, protect GVT itself, and all resource currently
293 * not yet protected by special locks(vgpu and scheduler lock).
296 /* scheduler scope lock, protect gvt and vgpu schedule related data */
297 struct mutex sched_lock
;
300 struct idr vgpu_idr
; /* vGPU IDR pool */
302 struct intel_gvt_device_info device_info
;
303 struct intel_gvt_gm gm
;
304 struct intel_gvt_fence fence
;
305 struct intel_gvt_mmio mmio
;
306 struct intel_gvt_firmware firmware
;
307 struct intel_gvt_irq irq
;
308 struct intel_gvt_gtt gtt
;
309 struct intel_gvt_workload_scheduler scheduler
;
310 struct notifier_block shadow_ctx_notifier_block
[I915_NUM_ENGINES
];
311 DECLARE_HASHTABLE(cmd_table
, GVT_CMD_HASH_BITS
);
312 struct intel_vgpu_type
*types
;
313 unsigned int num_types
;
314 struct intel_vgpu
*idle_vgpu
;
316 struct task_struct
*service_thread
;
317 wait_queue_head_t service_thread_wq
;
319 /* service_request is always used in bit operation, we should always
320 * use it with atomic bit ops so that no need to use gvt big lock.
322 unsigned long service_request
;
325 struct engine_mmio
*mmio
;
326 int ctx_mmio_count
[I915_NUM_ENGINES
];
327 u32
*tlb_mmio_offset_list
;
328 u32 tlb_mmio_offset_list_cnt
;
329 u32
*mocs_mmio_offset_list
;
330 u32 mocs_mmio_offset_list_cnt
;
333 struct dentry
*debugfs_root
;
336 static inline struct intel_gvt
*to_gvt(struct drm_i915_private
*i915
)
342 INTEL_GVT_REQUEST_EMULATE_VBLANK
= 0,
344 /* Scheduling trigger by timer */
345 INTEL_GVT_REQUEST_SCHED
= 1,
347 /* Scheduling trigger by event */
348 INTEL_GVT_REQUEST_EVENT_SCHED
= 2,
351 static inline void intel_gvt_request_service(struct intel_gvt
*gvt
,
354 set_bit(service
, (void *)&gvt
->service_request
);
355 wake_up(&gvt
->service_thread_wq
);
358 void intel_gvt_free_firmware(struct intel_gvt
*gvt
);
359 int intel_gvt_load_firmware(struct intel_gvt
*gvt
);
361 /* Aperture/GM space definitions for GVT device */
362 #define MB_TO_BYTES(mb) ((mb) << 20ULL)
363 #define BYTES_TO_MB(b) ((b) >> 20ULL)
365 #define HOST_LOW_GM_SIZE MB_TO_BYTES(128)
366 #define HOST_HIGH_GM_SIZE MB_TO_BYTES(384)
369 #define gvt_to_ggtt(gvt) ((gvt)->gt->ggtt)
371 /* Aperture/GM space definitions for GVT device */
372 #define gvt_aperture_sz(gvt) gvt_to_ggtt(gvt)->mappable_end
373 #define gvt_aperture_pa_base(gvt) gvt_to_ggtt(gvt)->gmadr.start
375 #define gvt_ggtt_gm_sz(gvt) gvt_to_ggtt(gvt)->vm.total
376 #define gvt_ggtt_sz(gvt) (gvt_to_ggtt(gvt)->vm.total >> PAGE_SHIFT << 3)
377 #define gvt_hidden_sz(gvt) (gvt_ggtt_gm_sz(gvt) - gvt_aperture_sz(gvt))
379 #define gvt_aperture_gmadr_base(gvt) (0)
380 #define gvt_aperture_gmadr_end(gvt) (gvt_aperture_gmadr_base(gvt) \
381 + gvt_aperture_sz(gvt) - 1)
383 #define gvt_hidden_gmadr_base(gvt) (gvt_aperture_gmadr_base(gvt) \
384 + gvt_aperture_sz(gvt))
385 #define gvt_hidden_gmadr_end(gvt) (gvt_hidden_gmadr_base(gvt) \
386 + gvt_hidden_sz(gvt) - 1)
388 #define gvt_fence_sz(gvt) (gvt_to_ggtt(gvt)->num_fences)
390 /* Aperture/GM space definitions for vGPU */
391 #define vgpu_aperture_offset(vgpu) ((vgpu)->gm.low_gm_node.start)
392 #define vgpu_hidden_offset(vgpu) ((vgpu)->gm.high_gm_node.start)
393 #define vgpu_aperture_sz(vgpu) ((vgpu)->gm.aperture_sz)
394 #define vgpu_hidden_sz(vgpu) ((vgpu)->gm.hidden_sz)
396 #define vgpu_aperture_pa_base(vgpu) \
397 (gvt_aperture_pa_base(vgpu->gvt) + vgpu_aperture_offset(vgpu))
399 #define vgpu_ggtt_gm_sz(vgpu) ((vgpu)->gm.aperture_sz + (vgpu)->gm.hidden_sz)
401 #define vgpu_aperture_pa_end(vgpu) \
402 (vgpu_aperture_pa_base(vgpu) + vgpu_aperture_sz(vgpu) - 1)
404 #define vgpu_aperture_gmadr_base(vgpu) (vgpu_aperture_offset(vgpu))
405 #define vgpu_aperture_gmadr_end(vgpu) \
406 (vgpu_aperture_gmadr_base(vgpu) + vgpu_aperture_sz(vgpu) - 1)
408 #define vgpu_hidden_gmadr_base(vgpu) (vgpu_hidden_offset(vgpu))
409 #define vgpu_hidden_gmadr_end(vgpu) \
410 (vgpu_hidden_gmadr_base(vgpu) + vgpu_hidden_sz(vgpu) - 1)
412 #define vgpu_fence_base(vgpu) (vgpu->fence.base)
413 #define vgpu_fence_sz(vgpu) (vgpu->fence.size)
415 struct intel_vgpu_creation_params
{
417 __u64 low_gm_sz
; /* in MB */
418 __u64 high_gm_sz
; /* in MB */
427 int intel_vgpu_alloc_resource(struct intel_vgpu
*vgpu
,
428 struct intel_vgpu_creation_params
*param
);
429 void intel_vgpu_reset_resource(struct intel_vgpu
*vgpu
);
430 void intel_vgpu_free_resource(struct intel_vgpu
*vgpu
);
431 void intel_vgpu_write_fence(struct intel_vgpu
*vgpu
,
432 u32 fence
, u64 value
);
434 /* Macros for easily accessing vGPU virtual/shadow register.
435 Explicitly seperate use for typed MMIO reg or real offset.*/
436 #define vgpu_vreg_t(vgpu, reg) \
437 (*(u32 *)(vgpu->mmio.vreg + i915_mmio_reg_offset(reg)))
438 #define vgpu_vreg(vgpu, offset) \
439 (*(u32 *)(vgpu->mmio.vreg + (offset)))
440 #define vgpu_vreg64_t(vgpu, reg) \
441 (*(u64 *)(vgpu->mmio.vreg + i915_mmio_reg_offset(reg)))
442 #define vgpu_vreg64(vgpu, offset) \
443 (*(u64 *)(vgpu->mmio.vreg + (offset)))
445 #define for_each_active_vgpu(gvt, vgpu, id) \
446 idr_for_each_entry((&(gvt)->vgpu_idr), (vgpu), (id)) \
447 for_each_if(vgpu->active)
449 static inline void intel_vgpu_write_pci_bar(struct intel_vgpu
*vgpu
,
450 u32 offset
, u32 val
, bool low
)
454 /* BAR offset should be 32 bits algiend */
455 offset
= rounddown(offset
, 4);
456 pval
= (u32
*)(vgpu_cfg_space(vgpu
) + offset
);
460 * only update bit 31 - bit 4,
461 * leave the bit 3 - bit 0 unchanged.
463 *pval
= (val
& GENMASK(31, 4)) | (*pval
& GENMASK(3, 0));
469 int intel_gvt_init_vgpu_types(struct intel_gvt
*gvt
);
470 void intel_gvt_clean_vgpu_types(struct intel_gvt
*gvt
);
472 struct intel_vgpu
*intel_gvt_create_idle_vgpu(struct intel_gvt
*gvt
);
473 void intel_gvt_destroy_idle_vgpu(struct intel_vgpu
*vgpu
);
474 struct intel_vgpu
*intel_gvt_create_vgpu(struct intel_gvt
*gvt
,
475 struct intel_vgpu_type
*type
);
476 void intel_gvt_destroy_vgpu(struct intel_vgpu
*vgpu
);
477 void intel_gvt_release_vgpu(struct intel_vgpu
*vgpu
);
478 void intel_gvt_reset_vgpu_locked(struct intel_vgpu
*vgpu
, bool dmlr
,
479 intel_engine_mask_t engine_mask
);
480 void intel_gvt_reset_vgpu(struct intel_vgpu
*vgpu
);
481 void intel_gvt_activate_vgpu(struct intel_vgpu
*vgpu
);
482 void intel_gvt_deactivate_vgpu(struct intel_vgpu
*vgpu
);
484 /* validating GM functions */
485 #define vgpu_gmadr_is_aperture(vgpu, gmadr) \
486 ((gmadr >= vgpu_aperture_gmadr_base(vgpu)) && \
487 (gmadr <= vgpu_aperture_gmadr_end(vgpu)))
489 #define vgpu_gmadr_is_hidden(vgpu, gmadr) \
490 ((gmadr >= vgpu_hidden_gmadr_base(vgpu)) && \
491 (gmadr <= vgpu_hidden_gmadr_end(vgpu)))
493 #define vgpu_gmadr_is_valid(vgpu, gmadr) \
494 ((vgpu_gmadr_is_aperture(vgpu, gmadr) || \
495 (vgpu_gmadr_is_hidden(vgpu, gmadr))))
497 #define gvt_gmadr_is_aperture(gvt, gmadr) \
498 ((gmadr >= gvt_aperture_gmadr_base(gvt)) && \
499 (gmadr <= gvt_aperture_gmadr_end(gvt)))
501 #define gvt_gmadr_is_hidden(gvt, gmadr) \
502 ((gmadr >= gvt_hidden_gmadr_base(gvt)) && \
503 (gmadr <= gvt_hidden_gmadr_end(gvt)))
505 #define gvt_gmadr_is_valid(gvt, gmadr) \
506 (gvt_gmadr_is_aperture(gvt, gmadr) || \
507 gvt_gmadr_is_hidden(gvt, gmadr))
509 bool intel_gvt_ggtt_validate_range(struct intel_vgpu
*vgpu
, u64 addr
, u32 size
);
510 int intel_gvt_ggtt_gmadr_g2h(struct intel_vgpu
*vgpu
, u64 g_addr
, u64
*h_addr
);
511 int intel_gvt_ggtt_gmadr_h2g(struct intel_vgpu
*vgpu
, u64 h_addr
, u64
*g_addr
);
512 int intel_gvt_ggtt_index_g2h(struct intel_vgpu
*vgpu
, unsigned long g_index
,
513 unsigned long *h_index
);
514 int intel_gvt_ggtt_h2g_index(struct intel_vgpu
*vgpu
, unsigned long h_index
,
515 unsigned long *g_index
);
517 void intel_vgpu_init_cfg_space(struct intel_vgpu
*vgpu
,
519 void intel_vgpu_reset_cfg_space(struct intel_vgpu
*vgpu
);
521 int intel_vgpu_emulate_cfg_read(struct intel_vgpu
*vgpu
, unsigned int offset
,
522 void *p_data
, unsigned int bytes
);
524 int intel_vgpu_emulate_cfg_write(struct intel_vgpu
*vgpu
, unsigned int offset
,
525 void *p_data
, unsigned int bytes
);
527 void intel_vgpu_emulate_hotplug(struct intel_vgpu
*vgpu
, bool connected
);
529 static inline u64
intel_vgpu_get_bar_gpa(struct intel_vgpu
*vgpu
, int bar
)
531 /* We are 64bit bar. */
532 return (*(u64
*)(vgpu
->cfg_space
.virtual_cfg_space
+ bar
)) &
533 PCI_BASE_ADDRESS_MEM_MASK
;
536 void intel_vgpu_clean_opregion(struct intel_vgpu
*vgpu
);
537 int intel_vgpu_init_opregion(struct intel_vgpu
*vgpu
);
538 int intel_vgpu_opregion_base_write_handler(struct intel_vgpu
*vgpu
, u32 gpa
);
540 int intel_vgpu_emulate_opregion_request(struct intel_vgpu
*vgpu
, u32 swsci
);
541 void populate_pvinfo_page(struct intel_vgpu
*vgpu
);
543 int intel_gvt_scan_and_shadow_workload(struct intel_vgpu_workload
*workload
);
544 void enter_failsafe_mode(struct intel_vgpu
*vgpu
, int reason
);
546 struct intel_gvt_ops
{
547 int (*emulate_cfg_read
)(struct intel_vgpu
*, unsigned int, void *,
549 int (*emulate_cfg_write
)(struct intel_vgpu
*, unsigned int, void *,
551 int (*emulate_mmio_read
)(struct intel_vgpu
*, u64
, void *,
553 int (*emulate_mmio_write
)(struct intel_vgpu
*, u64
, void *,
555 struct intel_vgpu
*(*vgpu_create
)(struct intel_gvt
*,
556 struct intel_vgpu_type
*);
557 void (*vgpu_destroy
)(struct intel_vgpu
*vgpu
);
558 void (*vgpu_release
)(struct intel_vgpu
*vgpu
);
559 void (*vgpu_reset
)(struct intel_vgpu
*);
560 void (*vgpu_activate
)(struct intel_vgpu
*);
561 void (*vgpu_deactivate
)(struct intel_vgpu
*);
562 struct intel_vgpu_type
*(*gvt_find_vgpu_type
)(struct intel_gvt
*gvt
,
564 bool (*get_gvt_attrs
)(struct attribute_group
***intel_vgpu_type_groups
);
565 int (*vgpu_query_plane
)(struct intel_vgpu
*vgpu
, void *);
566 int (*vgpu_get_dmabuf
)(struct intel_vgpu
*vgpu
, unsigned int);
567 int (*write_protect_handler
)(struct intel_vgpu
*, u64
, void *,
569 void (*emulate_hotplug
)(struct intel_vgpu
*vgpu
, bool connected
);
574 GVT_FAILSAFE_UNSUPPORTED_GUEST
,
575 GVT_FAILSAFE_INSUFFICIENT_RESOURCE
,
576 GVT_FAILSAFE_GUEST_ERR
,
579 static inline void mmio_hw_access_pre(struct intel_gt
*gt
)
581 intel_runtime_pm_get(gt
->uncore
->rpm
);
584 static inline void mmio_hw_access_post(struct intel_gt
*gt
)
586 intel_runtime_pm_put_unchecked(gt
->uncore
->rpm
);
590 * intel_gvt_mmio_set_accessed - mark a MMIO has been accessed
592 * @offset: register offset
595 static inline void intel_gvt_mmio_set_accessed(
596 struct intel_gvt
*gvt
, unsigned int offset
)
598 gvt
->mmio
.mmio_attribute
[offset
>> 2] |= F_ACCESSED
;
602 * intel_gvt_mmio_is_cmd_accessible - if a MMIO could be accessed by command
604 * @offset: register offset
607 * True if an MMIO is able to be accessed by GPU commands
609 static inline bool intel_gvt_mmio_is_cmd_accessible(
610 struct intel_gvt
*gvt
, unsigned int offset
)
612 return gvt
->mmio
.mmio_attribute
[offset
>> 2] & F_CMD_ACCESS
;
616 * intel_gvt_mmio_set_cmd_accessible -
617 * mark a MMIO could be accessible by command
619 * @offset: register offset
622 static inline void intel_gvt_mmio_set_cmd_accessible(
623 struct intel_gvt
*gvt
, unsigned int offset
)
625 gvt
->mmio
.mmio_attribute
[offset
>> 2] |= F_CMD_ACCESS
;
629 * intel_gvt_mmio_is_unalign - mark a MMIO could be accessed unaligned
631 * @offset: register offset
634 static inline bool intel_gvt_mmio_is_unalign(
635 struct intel_gvt
*gvt
, unsigned int offset
)
637 return gvt
->mmio
.mmio_attribute
[offset
>> 2] & F_UNALIGN
;
641 * intel_gvt_mmio_has_mode_mask - if a MMIO has a mode mask
643 * @offset: register offset
646 * True if a MMIO has a mode mask in its higher 16 bits, false if it isn't.
649 static inline bool intel_gvt_mmio_has_mode_mask(
650 struct intel_gvt
*gvt
, unsigned int offset
)
652 return gvt
->mmio
.mmio_attribute
[offset
>> 2] & F_MODE_MASK
;
656 * intel_gvt_mmio_is_sr_in_ctx -
657 * check if an MMIO has F_SR_IN_CTX mask
659 * @offset: register offset
662 * True if an MMIO has an F_SR_IN_CTX mask, false if it isn't.
665 static inline bool intel_gvt_mmio_is_sr_in_ctx(
666 struct intel_gvt
*gvt
, unsigned int offset
)
668 return gvt
->mmio
.mmio_attribute
[offset
>> 2] & F_SR_IN_CTX
;
672 * intel_gvt_mmio_set_sr_in_ctx -
673 * mask an MMIO in GVT's mmio save-restore list and also
674 * in hardware logical context image
676 * @offset: register offset
679 static inline void intel_gvt_mmio_set_sr_in_ctx(
680 struct intel_gvt
*gvt
, unsigned int offset
)
682 gvt
->mmio
.mmio_attribute
[offset
>> 2] |= F_SR_IN_CTX
;
685 void intel_gvt_debugfs_add_vgpu(struct intel_vgpu
*vgpu
);
686 void intel_gvt_debugfs_remove_vgpu(struct intel_vgpu
*vgpu
);
687 void intel_gvt_debugfs_init(struct intel_gvt
*gvt
);
688 void intel_gvt_debugfs_clean(struct intel_gvt
*gvt
);
690 int intel_gvt_pm_resume(struct intel_gvt
*gvt
);