1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
4 * Copyright (C) 2006-2007, 2009 MontaVista Software, Inc.
5 * Copyright (C) 2007-2010 Bartlomiej Zolnierkiewicz
7 * Portions Copyright (C) 1999 Promise Technology, Inc.
8 * Author: Frank Tiernan (frankt@promise.com)
9 * Released under terms of General Public License
12 #include <linux/types.h>
13 #include <linux/module.h>
14 #include <linux/kernel.h>
15 #include <linux/delay.h>
16 #include <linux/blkdev.h>
17 #include <linux/pci.h>
18 #include <linux/init.h>
19 #include <linux/ide.h>
23 #define DRV_NAME "pdc202xx_old"
25 static void pdc202xx_set_mode(ide_hwif_t
*hwif
, ide_drive_t
*drive
)
27 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
28 u8 drive_pci
= 0x60 + (drive
->dn
<< 2);
29 const u8 speed
= drive
->dma_mode
;
31 u8 AP
= 0, BP
= 0, CP
= 0;
32 u8 TA
= 0, TB
= 0, TC
= 0;
34 pci_read_config_byte(dev
, drive_pci
, &AP
);
35 pci_read_config_byte(dev
, drive_pci
+ 1, &BP
);
36 pci_read_config_byte(dev
, drive_pci
+ 2, &CP
);
40 case XFER_UDMA_4
: TB
= 0x20; TC
= 0x01; break;
41 case XFER_UDMA_2
: TB
= 0x20; TC
= 0x01; break;
43 case XFER_UDMA_1
: TB
= 0x40; TC
= 0x02; break;
45 case XFER_MW_DMA_2
: TB
= 0x60; TC
= 0x03; break;
46 case XFER_MW_DMA_1
: TB
= 0x60; TC
= 0x04; break;
47 case XFER_MW_DMA_0
: TB
= 0xE0; TC
= 0x0F; break;
48 case XFER_PIO_4
: TA
= 0x01; TB
= 0x04; break;
49 case XFER_PIO_3
: TA
= 0x02; TB
= 0x06; break;
50 case XFER_PIO_2
: TA
= 0x03; TB
= 0x08; break;
51 case XFER_PIO_1
: TA
= 0x05; TB
= 0x0C; break;
53 default: TA
= 0x09; TB
= 0x13; break;
56 if (speed
< XFER_SW_DMA_0
) {
58 * preserve SYNC_INT / ERDDY_EN bits while clearing
59 * Prefetch_EN / IORDY_EN / PA[3:0] bits of register A
62 if (ide_pio_need_iordy(drive
, speed
- XFER_PIO_0
))
63 AP
|= 0x20; /* set IORDY_EN bit */
64 if (drive
->media
== ide_disk
)
65 AP
|= 0x10; /* set Prefetch_EN bit */
66 /* clear PB[4:0] bits of register B */
68 pci_write_config_byte(dev
, drive_pci
, AP
| TA
);
69 pci_write_config_byte(dev
, drive_pci
+ 1, BP
| TB
);
71 /* clear MB[2:0] bits of register B */
73 /* clear MC[3:0] bits of register C */
75 pci_write_config_byte(dev
, drive_pci
+ 1, BP
| TB
);
76 pci_write_config_byte(dev
, drive_pci
+ 2, CP
| TC
);
80 static void pdc202xx_set_pio_mode(ide_hwif_t
*hwif
, ide_drive_t
*drive
)
82 drive
->dma_mode
= drive
->pio_mode
;
83 pdc202xx_set_mode(hwif
, drive
);
86 static int pdc202xx_test_irq(ide_hwif_t
*hwif
)
88 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
89 unsigned long high_16
= pci_resource_start(dev
, 4);
90 u8 sc1d
= inb(high_16
+ 0x1d);
94 * bit 7: error, bit 6: interrupting,
95 * bit 5: FIFO full, bit 4: FIFO empty
97 return (sc1d
& 0x40) ? 1 : 0;
100 * bit 3: error, bit 2: interrupting,
101 * bit 1: FIFO full, bit 0: FIFO empty
103 return (sc1d
& 0x04) ? 1 : 0;
107 static u8
pdc2026x_cable_detect(ide_hwif_t
*hwif
)
109 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
110 u16 CIS
, mask
= hwif
->channel
? (1 << 11) : (1 << 10);
112 pci_read_config_word(dev
, 0x50, &CIS
);
114 return (CIS
& mask
) ? ATA_CBL_PATA40
: ATA_CBL_PATA80
;
118 * Set the control register to use the 66MHz system
119 * clock for UDMA 3/4/5 mode operation when necessary.
121 * FIXME: this register is shared by both channels, some locking is needed
123 * It may also be possible to leave the 66MHz clock on
124 * and readjust the timing parameters.
126 static void pdc_old_enable_66MHz_clock(ide_hwif_t
*hwif
)
128 unsigned long clock_reg
= hwif
->extra_base
+ 0x01;
129 u8 clock
= inb(clock_reg
);
131 outb(clock
| (hwif
->channel
? 0x08 : 0x02), clock_reg
);
134 static void pdc_old_disable_66MHz_clock(ide_hwif_t
*hwif
)
136 unsigned long clock_reg
= hwif
->extra_base
+ 0x01;
137 u8 clock
= inb(clock_reg
);
139 outb(clock
& ~(hwif
->channel
? 0x08 : 0x02), clock_reg
);
142 static void pdc2026x_init_hwif(ide_hwif_t
*hwif
)
144 pdc_old_disable_66MHz_clock(hwif
);
147 static void pdc202xx_dma_start(ide_drive_t
*drive
)
149 if (drive
->current_speed
> XFER_UDMA_2
)
150 pdc_old_enable_66MHz_clock(drive
->hwif
);
151 if (drive
->media
!= ide_disk
|| (drive
->dev_flags
& IDE_DFLAG_LBA48
)) {
152 ide_hwif_t
*hwif
= drive
->hwif
;
153 struct request
*rq
= hwif
->rq
;
154 unsigned long high_16
= hwif
->extra_base
- 16;
155 unsigned long atapi_reg
= high_16
+ (hwif
->channel
? 0x24 : 0x20);
157 u8 clock
= inb(high_16
+ 0x11);
159 outb(clock
| (hwif
->channel
? 0x08 : 0x02), high_16
+ 0x11);
160 word_count
= (blk_rq_sectors(rq
) << 8);
161 word_count
= (rq_data_dir(rq
) == READ
) ?
162 word_count
| 0x05000000 :
163 word_count
| 0x06000000;
164 outl(word_count
, atapi_reg
);
166 ide_dma_start(drive
);
169 static int pdc202xx_dma_end(ide_drive_t
*drive
)
171 if (drive
->media
!= ide_disk
|| (drive
->dev_flags
& IDE_DFLAG_LBA48
)) {
172 ide_hwif_t
*hwif
= drive
->hwif
;
173 unsigned long high_16
= hwif
->extra_base
- 16;
174 unsigned long atapi_reg
= high_16
+ (hwif
->channel
? 0x24 : 0x20);
177 outl(0, atapi_reg
); /* zero out extra */
178 clock
= inb(high_16
+ 0x11);
179 outb(clock
& ~(hwif
->channel
? 0x08:0x02), high_16
+ 0x11);
181 if (drive
->current_speed
> XFER_UDMA_2
)
182 pdc_old_disable_66MHz_clock(drive
->hwif
);
183 return ide_dma_end(drive
);
186 static int init_chipset_pdc202xx(struct pci_dev
*dev
)
188 unsigned long dmabase
= pci_resource_start(dev
, 4);
189 u8 udma_speed_flag
= 0, primary_mode
= 0, secondary_mode
= 0;
194 udma_speed_flag
= inb(dmabase
| 0x1f);
195 primary_mode
= inb(dmabase
| 0x1a);
196 secondary_mode
= inb(dmabase
| 0x1b);
197 printk(KERN_INFO
"%s: (U)DMA Burst Bit %sABLED " \
199 "Secondary %s Mode.\n", pci_name(dev
),
200 (udma_speed_flag
& 1) ? "EN" : "DIS",
201 (primary_mode
& 1) ? "MASTER" : "PCI",
202 (secondary_mode
& 1) ? "MASTER" : "PCI" );
204 if (!(udma_speed_flag
& 1)) {
205 printk(KERN_INFO
"%s: FORCING BURST BIT 0x%02x->0x%02x ",
206 pci_name(dev
), udma_speed_flag
,
207 (udma_speed_flag
|1));
208 outb(udma_speed_flag
| 1, dmabase
| 0x1f);
209 printk("%sACTIVE\n", (inb(dmabase
| 0x1f) & 1) ? "" : "IN");
215 static void pdc202ata4_fixup_irq(struct pci_dev
*dev
, const char *name
)
217 if ((dev
->class >> 8) != PCI_CLASS_STORAGE_IDE
) {
218 u8 irq
= 0, irq2
= 0;
219 pci_read_config_byte(dev
, PCI_INTERRUPT_LINE
, &irq
);
221 pci_read_config_byte(dev
, (PCI_INTERRUPT_LINE
)|0x80, &irq2
);
223 pci_write_config_byte(dev
,
224 (PCI_INTERRUPT_LINE
)|0x80, irq
); /* 0xbc */
225 printk(KERN_INFO
"%s %s: PCI config space interrupt "
226 "mirror fixed\n", name
, pci_name(dev
));
231 #define IDE_HFLAGS_PDC202XX \
232 (IDE_HFLAG_ERROR_STOPS_FIFO | \
235 static const struct ide_port_ops pdc20246_port_ops
= {
236 .set_pio_mode
= pdc202xx_set_pio_mode
,
237 .set_dma_mode
= pdc202xx_set_mode
,
238 .test_irq
= pdc202xx_test_irq
,
241 static const struct ide_port_ops pdc2026x_port_ops
= {
242 .set_pio_mode
= pdc202xx_set_pio_mode
,
243 .set_dma_mode
= pdc202xx_set_mode
,
244 .test_irq
= pdc202xx_test_irq
,
245 .cable_detect
= pdc2026x_cable_detect
,
248 static const struct ide_dma_ops pdc2026x_dma_ops
= {
249 .dma_host_set
= ide_dma_host_set
,
250 .dma_setup
= ide_dma_setup
,
251 .dma_start
= pdc202xx_dma_start
,
252 .dma_end
= pdc202xx_dma_end
,
253 .dma_test_irq
= ide_dma_test_irq
,
254 .dma_lost_irq
= ide_dma_lost_irq
,
255 .dma_timer_expiry
= ide_dma_sff_timer_expiry
,
256 .dma_sff_read_status
= ide_dma_sff_read_status
,
259 #define DECLARE_PDC2026X_DEV(udma, sectors) \
262 .init_chipset = init_chipset_pdc202xx, \
263 .init_hwif = pdc2026x_init_hwif, \
264 .port_ops = &pdc2026x_port_ops, \
265 .dma_ops = &pdc2026x_dma_ops, \
266 .host_flags = IDE_HFLAGS_PDC202XX, \
267 .pio_mask = ATA_PIO4, \
268 .mwdma_mask = ATA_MWDMA2, \
270 .max_sectors = sectors, \
273 static const struct ide_port_info pdc202xx_chipsets
[] = {
276 .init_chipset
= init_chipset_pdc202xx
,
277 .port_ops
= &pdc20246_port_ops
,
278 .dma_ops
= &sff_dma_ops
,
279 .host_flags
= IDE_HFLAGS_PDC202XX
,
280 .pio_mask
= ATA_PIO4
,
281 .mwdma_mask
= ATA_MWDMA2
,
282 .udma_mask
= ATA_UDMA2
,
285 /* 1: PDC2026{2,3} */
286 DECLARE_PDC2026X_DEV(ATA_UDMA4
, 0),
287 /* 2: PDC2026{5,7}: UDMA5, limit LBA48 requests to 256 sectors */
288 DECLARE_PDC2026X_DEV(ATA_UDMA5
, 256),
292 * pdc202xx_init_one - called when a PDC202xx is found
293 * @dev: the pdc202xx device
294 * @id: the matching pci id
296 * Called when the PCI registration layer (or the IDE initialization)
297 * finds a device matching our IDE device tables.
300 static int pdc202xx_init_one(struct pci_dev
*dev
,
301 const struct pci_device_id
*id
)
303 const struct ide_port_info
*d
;
304 u8 idx
= id
->driver_data
;
306 d
= &pdc202xx_chipsets
[idx
];
309 pdc202ata4_fixup_irq(dev
, d
->name
);
311 if (dev
->vendor
== PCI_DEVICE_ID_PROMISE_20265
) {
312 struct pci_dev
*bridge
= dev
->bus
->self
;
315 bridge
->vendor
== PCI_VENDOR_ID_INTEL
&&
316 (bridge
->device
== PCI_DEVICE_ID_INTEL_I960
||
317 bridge
->device
== PCI_DEVICE_ID_INTEL_I960RM
)) {
318 printk(KERN_INFO DRV_NAME
" %s: skipping Promise "
319 "PDC20265 attached to I2O RAID controller\n",
325 return ide_pci_init_one(dev
, d
, NULL
);
328 static const struct pci_device_id pdc202xx_pci_tbl
[] = {
329 { PCI_VDEVICE(PROMISE
, PCI_DEVICE_ID_PROMISE_20246
), 0 },
330 { PCI_VDEVICE(PROMISE
, PCI_DEVICE_ID_PROMISE_20262
), 1 },
331 { PCI_VDEVICE(PROMISE
, PCI_DEVICE_ID_PROMISE_20263
), 1 },
332 { PCI_VDEVICE(PROMISE
, PCI_DEVICE_ID_PROMISE_20265
), 2 },
333 { PCI_VDEVICE(PROMISE
, PCI_DEVICE_ID_PROMISE_20267
), 2 },
336 MODULE_DEVICE_TABLE(pci
, pdc202xx_pci_tbl
);
338 static struct pci_driver pdc202xx_pci_driver
= {
339 .name
= "Promise_Old_IDE",
340 .id_table
= pdc202xx_pci_tbl
,
341 .probe
= pdc202xx_init_one
,
342 .remove
= ide_pci_remove
,
343 .suspend
= ide_pci_suspend
,
344 .resume
= ide_pci_resume
,
347 static int __init
pdc202xx_ide_init(void)
349 return ide_pci_register_driver(&pdc202xx_pci_driver
);
352 static void __exit
pdc202xx_ide_exit(void)
354 pci_unregister_driver(&pdc202xx_pci_driver
);
357 module_init(pdc202xx_ide_init
);
358 module_exit(pdc202xx_ide_exit
);
360 MODULE_AUTHOR("Andre Hedrick, Frank Tiernan, Bartlomiej Zolnierkiewicz");
361 MODULE_DESCRIPTION("PCI driver module for older Promise IDE");
362 MODULE_LICENSE("GPL");