1 // SPDX-License-Identifier: GPL-2.0-or-later
3 STB0899 Multistandard Frontend driver
4 Copyright (C) Manu Abraham (abraham.manu@gmail.com)
6 Copyright (C) ST Microelectronics
10 #include <linux/bitops.h>
11 #include "stb0899_drv.h"
12 #include "stb0899_priv.h"
13 #include "stb0899_reg.h"
15 static inline u32
stb0899_do_div(u64 n
, u32 d
)
17 /* wrap do_div() for ease of use */
24 /* These functions are currently unused */
29 static u32
stb0899_calc_srate(u32 master_clk
, u8
*sfr
)
33 /* srate = (SFR * master_clk) >> 20 */
35 /* sfr is of size 20 bit, stored with an offset of 4 bit */
36 tmp
= (((u32
)sfr
[0]) << 16) | (((u32
)sfr
[1]) << 8) | sfr
[2];
46 * Get the current symbol rate
48 static u32
stb0899_get_srate(struct stb0899_state
*state
)
50 struct stb0899_internal
*internal
= &state
->internal
;
53 stb0899_read_regs(state
, STB0899_SFRH
, sfr
, 3);
55 return stb0899_calc_srate(internal
->master_clk
, sfr
);
61 * Set symbol frequency
62 * MasterClock: master clock frequency (hz)
63 * SymbolRate: symbol rate (bauds)
64 * return symbol frequency
66 static u32
stb0899_set_srate(struct stb0899_state
*state
, u32 master_clk
, u32 srate
)
71 dprintk(state
->verbose
, FE_DEBUG
, 1, "-->");
73 * in order to have the maximum precision, the symbol rate entered into
74 * the chip is computed as the closest value of the "true value".
75 * In this purpose, the symbol rate value is rounded (1 is added on the bit
78 * srate = (SFR * master_clk) >> 20
80 * SFR = srate << 20 / master_clk
83 * SFR = (srate << 21 + master_clk) / (2 * master_clk)
85 * stored as 20 bit number with an offset of 4 bit:
89 tmp
= stb0899_do_div((((u64
)srate
) << 21) + master_clk
, 2 * master_clk
);
96 stb0899_write_regs(state
, STB0899_SFRH
, sfr
, 3);
102 * stb0899_calc_derot_time
103 * Compute the amount of time needed by the derotator to lock
104 * SymbolRate: Symbol rate
105 * return: derotator time constant (ms)
107 static long stb0899_calc_derot_time(long srate
)
110 return (100000 / (srate
/ 1000));
117 * Compute the width of the carrier
118 * return: width of carrier (kHz or Mhz)
120 long stb0899_carr_width(struct stb0899_state
*state
)
122 struct stb0899_internal
*internal
= &state
->internal
;
124 return (internal
->srate
+ (internal
->srate
* internal
->rolloff
) / 100);
128 * stb0899_first_subrange
129 * Compute the first subrange of the search
131 static void stb0899_first_subrange(struct stb0899_state
*state
)
133 struct stb0899_internal
*internal
= &state
->internal
;
134 struct stb0899_params
*params
= &state
->params
;
135 struct stb0899_config
*config
= state
->config
;
140 if (config
->tuner_get_bandwidth
) {
141 stb0899_i2c_gate_ctrl(&state
->frontend
, 1);
142 config
->tuner_get_bandwidth(&state
->frontend
, &bandwidth
);
143 stb0899_i2c_gate_ctrl(&state
->frontend
, 0);
144 range
= bandwidth
- stb0899_carr_width(state
) / 2;
148 internal
->sub_range
= min(internal
->srch_range
, range
);
150 internal
->sub_range
= 0;
152 internal
->freq
= params
->freq
;
153 internal
->tuner_offst
= 0L;
154 internal
->sub_dir
= 1;
159 * check for timing lock
160 * internal.Ttiming: time to wait for loop lock
162 static enum stb0899_status
stb0899_check_tmg(struct stb0899_state
*state
)
164 struct stb0899_internal
*internal
= &state
->internal
;
169 msleep(internal
->t_derot
);
171 stb0899_write_reg(state
, STB0899_RTF
, 0xf2);
172 reg
= stb0899_read_reg(state
, STB0899_TLIR
);
173 lock
= STB0899_GETFIELD(TLIR_TMG_LOCK_IND
, reg
);
174 timing
= stb0899_read_reg(state
, STB0899_RTF
);
177 if ((lock
> 48) && (abs(timing
) >= 110)) {
178 internal
->status
= ANALOGCARRIER
;
179 dprintk(state
->verbose
, FE_DEBUG
, 1, "-->ANALOG Carrier !");
181 internal
->status
= TIMINGOK
;
182 dprintk(state
->verbose
, FE_DEBUG
, 1, "------->TIMING OK !");
185 internal
->status
= NOTIMING
;
186 dprintk(state
->verbose
, FE_DEBUG
, 1, "-->NO TIMING !");
188 return internal
->status
;
193 * perform a fs/2 zig-zag to find timing
195 static enum stb0899_status
stb0899_search_tmg(struct stb0899_state
*state
)
197 struct stb0899_internal
*internal
= &state
->internal
;
198 struct stb0899_params
*params
= &state
->params
;
200 short int derot_step
, derot_freq
= 0, derot_limit
, next_loop
= 3;
204 internal
->status
= NOTIMING
;
206 /* timing loop computation & symbol rate optimisation */
207 derot_limit
= (internal
->sub_range
/ 2L) / internal
->mclk
;
208 derot_step
= (params
->srate
/ 2L) / internal
->mclk
;
210 while ((stb0899_check_tmg(state
) != TIMINGOK
) && next_loop
) {
212 derot_freq
+= index
* internal
->direction
* derot_step
; /* next derot zig zag position */
214 if (abs(derot_freq
) > derot_limit
)
218 STB0899_SETFIELD_VAL(CFRM
, cfr
[0], MSB(internal
->inversion
* derot_freq
));
219 STB0899_SETFIELD_VAL(CFRL
, cfr
[1], LSB(internal
->inversion
* derot_freq
));
220 stb0899_write_regs(state
, STB0899_CFRM
, cfr
, 2); /* derotator frequency */
222 internal
->direction
= -internal
->direction
; /* Change zigzag direction */
225 if (internal
->status
== TIMINGOK
) {
226 stb0899_read_regs(state
, STB0899_CFRM
, cfr
, 2); /* get derotator frequency */
227 internal
->derot_freq
= internal
->inversion
* MAKEWORD16(cfr
[0], cfr
[1]);
228 dprintk(state
->verbose
, FE_DEBUG
, 1, "------->TIMING OK ! Derot Freq = %d", internal
->derot_freq
);
231 return internal
->status
;
235 * stb0899_check_carrier
236 * Check for carrier found
238 static enum stb0899_status
stb0899_check_carrier(struct stb0899_state
*state
)
240 struct stb0899_internal
*internal
= &state
->internal
;
243 msleep(internal
->t_derot
); /* wait for derotator ok */
245 reg
= stb0899_read_reg(state
, STB0899_CFD
);
246 STB0899_SETFIELD_VAL(CFD_ON
, reg
, 1);
247 stb0899_write_reg(state
, STB0899_CFD
, reg
);
249 reg
= stb0899_read_reg(state
, STB0899_DSTATUS
);
250 dprintk(state
->verbose
, FE_DEBUG
, 1, "--------------------> STB0899_DSTATUS=[0x%02x]", reg
);
251 if (STB0899_GETFIELD(CARRIER_FOUND
, reg
)) {
252 internal
->status
= CARRIEROK
;
253 dprintk(state
->verbose
, FE_DEBUG
, 1, "-------------> CARRIEROK !");
255 internal
->status
= NOCARRIER
;
256 dprintk(state
->verbose
, FE_DEBUG
, 1, "-------------> NOCARRIER !");
259 return internal
->status
;
263 * stb0899_search_carrier
264 * Search for a QPSK carrier with the derotator
266 static enum stb0899_status
stb0899_search_carrier(struct stb0899_state
*state
)
268 struct stb0899_internal
*internal
= &state
->internal
;
270 short int derot_freq
= 0, last_derot_freq
= 0, derot_limit
, next_loop
= 3;
275 internal
->status
= NOCARRIER
;
276 derot_limit
= (internal
->sub_range
/ 2L) / internal
->mclk
;
277 derot_freq
= internal
->derot_freq
;
279 reg
= stb0899_read_reg(state
, STB0899_CFD
);
280 STB0899_SETFIELD_VAL(CFD_ON
, reg
, 1);
281 stb0899_write_reg(state
, STB0899_CFD
, reg
);
284 dprintk(state
->verbose
, FE_DEBUG
, 1, "Derot Freq=%d, mclk=%d", derot_freq
, internal
->mclk
);
285 if (stb0899_check_carrier(state
) == NOCARRIER
) {
287 last_derot_freq
= derot_freq
;
288 derot_freq
+= index
* internal
->direction
* internal
->derot_step
; /* next zig zag derotator position */
290 if(abs(derot_freq
) > derot_limit
)
294 reg
= stb0899_read_reg(state
, STB0899_CFD
);
295 STB0899_SETFIELD_VAL(CFD_ON
, reg
, 1);
296 stb0899_write_reg(state
, STB0899_CFD
, reg
);
298 STB0899_SETFIELD_VAL(CFRM
, cfr
[0], MSB(internal
->inversion
* derot_freq
));
299 STB0899_SETFIELD_VAL(CFRL
, cfr
[1], LSB(internal
->inversion
* derot_freq
));
300 stb0899_write_regs(state
, STB0899_CFRM
, cfr
, 2); /* derotator frequency */
304 internal
->direction
= -internal
->direction
; /* Change zigzag direction */
305 } while ((internal
->status
!= CARRIEROK
) && next_loop
);
307 if (internal
->status
== CARRIEROK
) {
308 stb0899_read_regs(state
, STB0899_CFRM
, cfr
, 2); /* get derotator frequency */
309 internal
->derot_freq
= internal
->inversion
* MAKEWORD16(cfr
[0], cfr
[1]);
310 dprintk(state
->verbose
, FE_DEBUG
, 1, "----> CARRIER OK !, Derot Freq=%d", internal
->derot_freq
);
312 internal
->derot_freq
= last_derot_freq
;
315 return internal
->status
;
320 * Check for data found
322 static enum stb0899_status
stb0899_check_data(struct stb0899_state
*state
)
324 struct stb0899_internal
*internal
= &state
->internal
;
325 struct stb0899_params
*params
= &state
->params
;
327 int lock
= 0, index
= 0, dataTime
= 500, loop
;
330 internal
->status
= NODATA
;
333 reg
= stb0899_read_reg(state
, STB0899_TSTRES
);
334 STB0899_SETFIELD_VAL(FRESACS
, reg
, 1);
335 stb0899_write_reg(state
, STB0899_TSTRES
, reg
);
337 reg
= stb0899_read_reg(state
, STB0899_TSTRES
);
338 STB0899_SETFIELD_VAL(FRESACS
, reg
, 0);
339 stb0899_write_reg(state
, STB0899_TSTRES
, reg
);
341 if (params
->srate
<= 2000000)
343 else if (params
->srate
<= 5000000)
345 else if (params
->srate
<= 15000000)
350 /* clear previous failed END_LOOPVIT */
351 stb0899_read_reg(state
, STB0899_VSTATUS
);
353 stb0899_write_reg(state
, STB0899_DSTATUS2
, 0x00); /* force search loop */
355 /* WARNING! VIT LOCKED has to be tested before VIT_END_LOOOP */
356 reg
= stb0899_read_reg(state
, STB0899_VSTATUS
);
357 lock
= STB0899_GETFIELD(VSTATUS_LOCKEDVIT
, reg
);
358 loop
= STB0899_GETFIELD(VSTATUS_END_LOOPVIT
, reg
);
360 if (lock
|| loop
|| (index
> dataTime
))
365 if (lock
) { /* DATA LOCK indicator */
366 internal
->status
= DATAOK
;
367 dprintk(state
->verbose
, FE_DEBUG
, 1, "-----------------> DATA OK !");
370 return internal
->status
;
374 * stb0899_search_data
375 * Search for a QPSK carrier with the derotator
377 static enum stb0899_status
stb0899_search_data(struct stb0899_state
*state
)
379 short int derot_freq
, derot_step
, derot_limit
, next_loop
= 3;
384 struct stb0899_internal
*internal
= &state
->internal
;
385 struct stb0899_params
*params
= &state
->params
;
387 derot_step
= (params
->srate
/ 4L) / internal
->mclk
;
388 derot_limit
= (internal
->sub_range
/ 2L) / internal
->mclk
;
389 derot_freq
= internal
->derot_freq
;
392 if ((internal
->status
!= CARRIEROK
) || (stb0899_check_data(state
) != DATAOK
)) {
394 derot_freq
+= index
* internal
->direction
* derot_step
; /* next zig zag derotator position */
395 if (abs(derot_freq
) > derot_limit
)
399 dprintk(state
->verbose
, FE_DEBUG
, 1, "Derot freq=%d, mclk=%d", derot_freq
, internal
->mclk
);
400 reg
= stb0899_read_reg(state
, STB0899_CFD
);
401 STB0899_SETFIELD_VAL(CFD_ON
, reg
, 1);
402 stb0899_write_reg(state
, STB0899_CFD
, reg
);
404 STB0899_SETFIELD_VAL(CFRM
, cfr
[0], MSB(internal
->inversion
* derot_freq
));
405 STB0899_SETFIELD_VAL(CFRL
, cfr
[1], LSB(internal
->inversion
* derot_freq
));
406 stb0899_write_regs(state
, STB0899_CFRM
, cfr
, 2); /* derotator frequency */
408 stb0899_check_carrier(state
);
412 internal
->direction
= -internal
->direction
; /* change zig zag direction */
413 } while ((internal
->status
!= DATAOK
) && next_loop
);
415 if (internal
->status
== DATAOK
) {
416 stb0899_read_regs(state
, STB0899_CFRM
, cfr
, 2); /* get derotator frequency */
418 /* store autodetected IQ swapping as default for DVB-S2 tuning */
419 reg
= stb0899_read_reg(state
, STB0899_IQSWAP
);
420 if (STB0899_GETFIELD(SYM
, reg
))
421 internal
->inversion
= IQ_SWAP_ON
;
423 internal
->inversion
= IQ_SWAP_OFF
;
425 internal
->derot_freq
= internal
->inversion
* MAKEWORD16(cfr
[0], cfr
[1]);
426 dprintk(state
->verbose
, FE_DEBUG
, 1, "------> DATAOK ! Derot Freq=%d", internal
->derot_freq
);
429 return internal
->status
;
433 * stb0899_check_range
434 * check if the found frequency is in the correct range
436 static enum stb0899_status
stb0899_check_range(struct stb0899_state
*state
)
438 struct stb0899_internal
*internal
= &state
->internal
;
439 struct stb0899_params
*params
= &state
->params
;
441 int range_offst
, tp_freq
;
443 range_offst
= internal
->srch_range
/ 2000;
444 tp_freq
= internal
->freq
- (internal
->derot_freq
* internal
->mclk
) / 1000;
446 if ((tp_freq
>= params
->freq
- range_offst
) && (tp_freq
<= params
->freq
+ range_offst
)) {
447 internal
->status
= RANGEOK
;
448 dprintk(state
->verbose
, FE_DEBUG
, 1, "----> RANGEOK !");
450 internal
->status
= OUTOFRANGE
;
451 dprintk(state
->verbose
, FE_DEBUG
, 1, "----> OUT OF RANGE !");
454 return internal
->status
;
459 * Compute the next subrange of the search
461 static void next_sub_range(struct stb0899_state
*state
)
463 struct stb0899_internal
*internal
= &state
->internal
;
464 struct stb0899_params
*params
= &state
->params
;
468 if (internal
->sub_dir
> 0) {
469 old_sub_range
= internal
->sub_range
;
470 internal
->sub_range
= min((internal
->srch_range
/ 2) -
471 (internal
->tuner_offst
+ internal
->sub_range
/ 2),
472 internal
->sub_range
);
474 if (internal
->sub_range
< 0)
475 internal
->sub_range
= 0;
477 internal
->tuner_offst
+= (old_sub_range
+ internal
->sub_range
) / 2;
480 internal
->freq
= params
->freq
+ (internal
->sub_dir
* internal
->tuner_offst
) / 1000;
481 internal
->sub_dir
= -internal
->sub_dir
;
486 * Search for a signal, timing, carrier and data for a
487 * given frequency in a given range
489 enum stb0899_status
stb0899_dvbs_algo(struct stb0899_state
*state
)
491 struct stb0899_params
*params
= &state
->params
;
492 struct stb0899_internal
*internal
= &state
->internal
;
493 struct stb0899_config
*config
= state
->config
;
501 /* BETA values rated @ 99MHz */
502 s32 betaTab
[5][4] = {
504 { 37, 34, 32, 31 }, /* QPSK 1/2 */
505 { 37, 35, 33, 31 }, /* QPSK 2/3 */
506 { 37, 35, 33, 31 }, /* QPSK 3/4 */
507 { 37, 36, 33, 32 }, /* QPSK 5/6 */
508 { 37, 36, 33, 32 } /* QPSK 7/8 */
511 internal
->direction
= 1;
513 stb0899_set_srate(state
, internal
->master_clk
, params
->srate
);
514 /* Carrier loop optimization versus symbol rate for acquisition*/
515 if (params
->srate
<= 5000000) {
516 stb0899_write_reg(state
, STB0899_ACLC
, 0x89);
517 bclc
= stb0899_read_reg(state
, STB0899_BCLC
);
518 STB0899_SETFIELD_VAL(BETA
, bclc
, 0x1c);
519 stb0899_write_reg(state
, STB0899_BCLC
, bclc
);
521 } else if (params
->srate
<= 15000000) {
522 stb0899_write_reg(state
, STB0899_ACLC
, 0xc9);
523 bclc
= stb0899_read_reg(state
, STB0899_BCLC
);
524 STB0899_SETFIELD_VAL(BETA
, bclc
, 0x22);
525 stb0899_write_reg(state
, STB0899_BCLC
, bclc
);
527 } else if(params
->srate
<= 25000000) {
528 stb0899_write_reg(state
, STB0899_ACLC
, 0x89);
529 bclc
= stb0899_read_reg(state
, STB0899_BCLC
);
530 STB0899_SETFIELD_VAL(BETA
, bclc
, 0x27);
531 stb0899_write_reg(state
, STB0899_BCLC
, bclc
);
534 stb0899_write_reg(state
, STB0899_ACLC
, 0xc8);
535 bclc
= stb0899_read_reg(state
, STB0899_BCLC
);
536 STB0899_SETFIELD_VAL(BETA
, bclc
, 0x29);
537 stb0899_write_reg(state
, STB0899_BCLC
, bclc
);
541 dprintk(state
->verbose
, FE_DEBUG
, 1, "Set the timing loop to acquisition");
542 /* Set the timing loop to acquisition */
543 stb0899_write_reg(state
, STB0899_RTC
, 0x46);
544 stb0899_write_reg(state
, STB0899_CFD
, 0xee);
547 * Do not read any status variables while acquisition,
548 * If any needed, read before the acquisition starts
549 * querying status while acquiring causes the
550 * acquisition to go bad and hence no locks.
552 dprintk(state
->verbose
, FE_DEBUG
, 1, "Derot Percent=%d Srate=%d mclk=%d",
553 internal
->derot_percent
, params
->srate
, internal
->mclk
);
555 /* Initial calculations */
556 internal
->derot_step
= internal
->derot_percent
* (params
->srate
/ 1000L) / internal
->mclk
; /* DerotStep/1000 * Fsymbol */
557 internal
->t_derot
= stb0899_calc_derot_time(params
->srate
);
558 internal
->t_data
= 500;
560 dprintk(state
->verbose
, FE_DEBUG
, 1, "RESET stream merger");
561 /* RESET Stream merger */
562 reg
= stb0899_read_reg(state
, STB0899_TSTRES
);
563 STB0899_SETFIELD_VAL(FRESRS
, reg
, 1);
564 stb0899_write_reg(state
, STB0899_TSTRES
, reg
);
567 * Set KDIVIDER to an intermediate value between
568 * 1/2 and 7/8 for acquisition
570 reg
= stb0899_read_reg(state
, STB0899_DEMAPVIT
);
571 STB0899_SETFIELD_VAL(DEMAPVIT_KDIVIDER
, reg
, 60);
572 stb0899_write_reg(state
, STB0899_DEMAPVIT
, reg
);
574 stb0899_write_reg(state
, STB0899_EQON
, 0x01); /* Equalizer OFF while acquiring */
575 stb0899_write_reg(state
, STB0899_VITSYNC
, 0x19);
577 stb0899_first_subrange(state
);
579 /* Initialisations */
581 stb0899_write_regs(state
, STB0899_CFRM
, cfr
, 2); /* RESET derotator frequency */
583 stb0899_write_reg(state
, STB0899_RTF
, 0);
584 reg
= stb0899_read_reg(state
, STB0899_CFD
);
585 STB0899_SETFIELD_VAL(CFD_ON
, reg
, 1);
586 stb0899_write_reg(state
, STB0899_CFD
, reg
);
588 internal
->derot_freq
= 0;
589 internal
->status
= NOAGC1
;
591 /* enable tuner I/O */
592 stb0899_i2c_gate_ctrl(&state
->frontend
, 1);
594 /* Move tuner to frequency */
595 dprintk(state
->verbose
, FE_DEBUG
, 1, "Tuner set frequency");
596 if (state
->config
->tuner_set_frequency
)
597 state
->config
->tuner_set_frequency(&state
->frontend
, internal
->freq
);
599 if (state
->config
->tuner_get_frequency
)
600 state
->config
->tuner_get_frequency(&state
->frontend
, &internal
->freq
);
602 msleep(internal
->t_agc1
+ internal
->t_agc2
+ internal
->t_derot
); /* AGC1, AGC2 and timing loop */
603 dprintk(state
->verbose
, FE_DEBUG
, 1, "current derot freq=%d", internal
->derot_freq
);
604 internal
->status
= AGC1OK
;
606 /* There is signal in the band */
607 if (config
->tuner_get_bandwidth
)
608 config
->tuner_get_bandwidth(&state
->frontend
, &bandwidth
);
610 /* disable tuner I/O */
611 stb0899_i2c_gate_ctrl(&state
->frontend
, 0);
613 if (params
->srate
<= bandwidth
/ 2)
614 stb0899_search_tmg(state
); /* For low rates (SCPC) */
616 stb0899_check_tmg(state
); /* For high rates (MCPC) */
618 if (internal
->status
== TIMINGOK
) {
619 dprintk(state
->verbose
, FE_DEBUG
, 1,
620 "TIMING OK ! Derot freq=%d, mclk=%d",
621 internal
->derot_freq
, internal
->mclk
);
623 if (stb0899_search_carrier(state
) == CARRIEROK
) { /* Search for carrier */
624 dprintk(state
->verbose
, FE_DEBUG
, 1,
625 "CARRIER OK ! Derot freq=%d, mclk=%d",
626 internal
->derot_freq
, internal
->mclk
);
628 if (stb0899_search_data(state
) == DATAOK
) { /* Check for data */
629 dprintk(state
->verbose
, FE_DEBUG
, 1,
630 "DATA OK ! Derot freq=%d, mclk=%d",
631 internal
->derot_freq
, internal
->mclk
);
633 if (stb0899_check_range(state
) == RANGEOK
) {
634 dprintk(state
->verbose
, FE_DEBUG
, 1,
635 "RANGE OK ! derot freq=%d, mclk=%d",
636 internal
->derot_freq
, internal
->mclk
);
638 internal
->freq
= params
->freq
- ((internal
->derot_freq
* internal
->mclk
) / 1000);
639 reg
= stb0899_read_reg(state
, STB0899_PLPARM
);
640 internal
->fecrate
= STB0899_GETFIELD(VITCURPUN
, reg
);
641 dprintk(state
->verbose
, FE_DEBUG
, 1,
642 "freq=%d, internal resultant freq=%d",
643 params
->freq
, internal
->freq
);
645 dprintk(state
->verbose
, FE_DEBUG
, 1,
646 "internal puncture rate=%d",
652 if (internal
->status
!= RANGEOK
)
653 next_sub_range(state
);
655 } while (internal
->sub_range
&& internal
->status
!= RANGEOK
);
657 /* Set the timing loop to tracking */
658 stb0899_write_reg(state
, STB0899_RTC
, 0x33);
659 stb0899_write_reg(state
, STB0899_CFD
, 0xf7);
660 /* if locked and range ok, set Kdiv */
661 if (internal
->status
== RANGEOK
) {
662 dprintk(state
->verbose
, FE_DEBUG
, 1, "Locked & Range OK !");
663 stb0899_write_reg(state
, STB0899_EQON
, 0x41); /* Equalizer OFF while acquiring */
664 stb0899_write_reg(state
, STB0899_VITSYNC
, 0x39); /* SN to b'11 for acquisition */
667 * Carrier loop optimization versus
668 * symbol Rate/Puncture Rate for Tracking
670 reg
= stb0899_read_reg(state
, STB0899_BCLC
);
671 switch (internal
->fecrate
) {
672 case STB0899_FEC_1_2
: /* 13 */
673 stb0899_write_reg(state
, STB0899_DEMAPVIT
, 0x1a);
674 STB0899_SETFIELD_VAL(BETA
, reg
, betaTab
[0][clnI
]);
675 stb0899_write_reg(state
, STB0899_BCLC
, reg
);
677 case STB0899_FEC_2_3
: /* 18 */
678 stb0899_write_reg(state
, STB0899_DEMAPVIT
, 44);
679 STB0899_SETFIELD_VAL(BETA
, reg
, betaTab
[1][clnI
]);
680 stb0899_write_reg(state
, STB0899_BCLC
, reg
);
682 case STB0899_FEC_3_4
: /* 21 */
683 stb0899_write_reg(state
, STB0899_DEMAPVIT
, 60);
684 STB0899_SETFIELD_VAL(BETA
, reg
, betaTab
[2][clnI
]);
685 stb0899_write_reg(state
, STB0899_BCLC
, reg
);
687 case STB0899_FEC_5_6
: /* 24 */
688 stb0899_write_reg(state
, STB0899_DEMAPVIT
, 75);
689 STB0899_SETFIELD_VAL(BETA
, reg
, betaTab
[3][clnI
]);
690 stb0899_write_reg(state
, STB0899_BCLC
, reg
);
692 case STB0899_FEC_6_7
: /* 25 */
693 stb0899_write_reg(state
, STB0899_DEMAPVIT
, 88);
694 stb0899_write_reg(state
, STB0899_ACLC
, 0x88);
695 stb0899_write_reg(state
, STB0899_BCLC
, 0x9a);
697 case STB0899_FEC_7_8
: /* 26 */
698 stb0899_write_reg(state
, STB0899_DEMAPVIT
, 94);
699 STB0899_SETFIELD_VAL(BETA
, reg
, betaTab
[4][clnI
]);
700 stb0899_write_reg(state
, STB0899_BCLC
, reg
);
703 dprintk(state
->verbose
, FE_DEBUG
, 1, "Unsupported Puncture Rate");
706 /* release stream merger RESET */
707 reg
= stb0899_read_reg(state
, STB0899_TSTRES
);
708 STB0899_SETFIELD_VAL(FRESRS
, reg
, 0);
709 stb0899_write_reg(state
, STB0899_TSTRES
, reg
);
711 /* disable carrier detector */
712 reg
= stb0899_read_reg(state
, STB0899_CFD
);
713 STB0899_SETFIELD_VAL(CFD_ON
, reg
, 0);
714 stb0899_write_reg(state
, STB0899_CFD
, reg
);
716 stb0899_read_regs(state
, STB0899_EQUAI1
, eq_const
, 10);
719 return internal
->status
;
723 * stb0899_dvbs2_config_uwp
724 * Configure UWP state machine
726 static void stb0899_dvbs2_config_uwp(struct stb0899_state
*state
)
728 struct stb0899_internal
*internal
= &state
->internal
;
729 struct stb0899_config
*config
= state
->config
;
730 u32 uwp1
, uwp2
, uwp3
, reg
;
732 uwp1
= STB0899_READ_S2REG(STB0899_S2DEMOD
, UWP_CNTRL1
);
733 uwp2
= STB0899_READ_S2REG(STB0899_S2DEMOD
, UWP_CNTRL2
);
734 uwp3
= STB0899_READ_S2REG(STB0899_S2DEMOD
, UWP_CNTRL3
);
736 STB0899_SETFIELD_VAL(UWP_ESN0_AVE
, uwp1
, config
->esno_ave
);
737 STB0899_SETFIELD_VAL(UWP_ESN0_QUANT
, uwp1
, config
->esno_quant
);
738 STB0899_SETFIELD_VAL(UWP_TH_SOF
, uwp1
, config
->uwp_threshold_sof
);
740 STB0899_SETFIELD_VAL(FE_COARSE_TRK
, uwp2
, internal
->av_frame_coarse
);
741 STB0899_SETFIELD_VAL(FE_FINE_TRK
, uwp2
, internal
->av_frame_fine
);
742 STB0899_SETFIELD_VAL(UWP_MISS_TH
, uwp2
, config
->miss_threshold
);
744 STB0899_SETFIELD_VAL(UWP_TH_ACQ
, uwp3
, config
->uwp_threshold_acq
);
745 STB0899_SETFIELD_VAL(UWP_TH_TRACK
, uwp3
, config
->uwp_threshold_track
);
747 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_UWP_CNTRL1
, STB0899_OFF0_UWP_CNTRL1
, uwp1
);
748 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_UWP_CNTRL2
, STB0899_OFF0_UWP_CNTRL2
, uwp2
);
749 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_UWP_CNTRL3
, STB0899_OFF0_UWP_CNTRL3
, uwp3
);
751 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, SOF_SRCH_TO
);
752 STB0899_SETFIELD_VAL(SOF_SEARCH_TIMEOUT
, reg
, config
->sof_search_timeout
);
753 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_SOF_SRCH_TO
, STB0899_OFF0_SOF_SRCH_TO
, reg
);
757 * stb0899_dvbs2_config_csm_auto
758 * Set CSM to AUTO mode
760 static void stb0899_dvbs2_config_csm_auto(struct stb0899_state
*state
)
764 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, CSM_CNTRL1
);
765 STB0899_SETFIELD_VAL(CSM_AUTO_PARAM
, reg
, 1);
766 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_CSM_CNTRL1
, STB0899_OFF0_CSM_CNTRL1
, reg
);
769 static long Log2Int(int number
)
774 while ((1 << i
) <= abs(number
))
784 * stb0899_dvbs2_calc_srate
785 * compute BTR_NOM_FREQ for the symbol rate
787 static u32
stb0899_dvbs2_calc_srate(struct stb0899_state
*state
)
789 struct stb0899_internal
*internal
= &state
->internal
;
790 struct stb0899_config
*config
= state
->config
;
792 u32 dec_ratio
, dec_rate
, decim
, remain
, intval
, btr_nom_freq
;
793 u32 master_clk
, srate
;
795 dec_ratio
= (internal
->master_clk
* 2) / (5 * internal
->srate
);
796 dec_ratio
= (dec_ratio
== 0) ? 1 : dec_ratio
;
797 dec_rate
= Log2Int(dec_ratio
);
798 decim
= 1 << dec_rate
;
799 master_clk
= internal
->master_clk
/ 1000;
800 srate
= internal
->srate
/ 1000;
803 intval
= (decim
* (1 << (config
->btr_nco_bits
- 1))) / master_clk
;
804 remain
= (decim
* (1 << (config
->btr_nco_bits
- 1))) % master_clk
;
806 intval
= (1 << (config
->btr_nco_bits
- 1)) / (master_clk
/ 100) * decim
/ 100;
807 remain
= (decim
* (1 << (config
->btr_nco_bits
- 1))) % master_clk
;
809 btr_nom_freq
= (intval
* srate
) + ((remain
* srate
) / master_clk
);
815 * stb0899_dvbs2_calc_dev
816 * compute the correction to be applied to symbol rate
818 static u32
stb0899_dvbs2_calc_dev(struct stb0899_state
*state
)
820 struct stb0899_internal
*internal
= &state
->internal
;
821 u32 dec_ratio
, correction
, master_clk
, srate
;
823 dec_ratio
= (internal
->master_clk
* 2) / (5 * internal
->srate
);
824 dec_ratio
= (dec_ratio
== 0) ? 1 : dec_ratio
;
826 master_clk
= internal
->master_clk
/ 1000; /* for integer Calculation*/
827 srate
= internal
->srate
/ 1000; /* for integer Calculation*/
828 correction
= (512 * master_clk
) / (2 * dec_ratio
* srate
);
834 * stb0899_dvbs2_set_srate
835 * Set DVBS2 symbol rate
837 static void stb0899_dvbs2_set_srate(struct stb0899_state
*state
)
839 struct stb0899_internal
*internal
= &state
->internal
;
841 u32 dec_ratio
, dec_rate
, win_sel
, decim
, f_sym
, btr_nom_freq
;
842 u32 correction
, freq_adj
, band_lim
, decim_cntrl
, reg
;
845 /*set decimation to 1*/
846 dec_ratio
= (internal
->master_clk
* 2) / (5 * internal
->srate
);
847 dec_ratio
= (dec_ratio
== 0) ? 1 : dec_ratio
;
848 dec_rate
= Log2Int(dec_ratio
);
852 win_sel
= dec_rate
- 4;
854 decim
= (1 << dec_rate
);
855 /* (FSamp/Fsymbol *100) for integer Calculation */
856 f_sym
= internal
->master_clk
/ ((decim
* internal
->srate
) / 1000);
858 if (f_sym
<= 2250) /* don't band limit signal going into btr block*/
861 band_lim
= 0; /* band limit signal going into btr block*/
863 decim_cntrl
= ((win_sel
<< 3) & 0x18) + ((band_lim
<< 5) & 0x20) + (dec_rate
& 0x7);
864 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_DECIM_CNTRL
, STB0899_OFF0_DECIM_CNTRL
, decim_cntrl
);
868 else if (f_sym
<= 4250)
873 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_ANTI_ALIAS_SEL
, STB0899_OFF0_ANTI_ALIAS_SEL
, anti_alias
);
874 btr_nom_freq
= stb0899_dvbs2_calc_srate(state
);
875 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_BTR_NOM_FREQ
, STB0899_OFF0_BTR_NOM_FREQ
, btr_nom_freq
);
877 correction
= stb0899_dvbs2_calc_dev(state
);
878 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, BTR_CNTRL
);
879 STB0899_SETFIELD_VAL(BTR_FREQ_CORR
, reg
, correction
);
880 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_BTR_CNTRL
, STB0899_OFF0_BTR_CNTRL
, reg
);
882 /* scale UWP+CSM frequency to sample rate*/
883 freq_adj
= internal
->srate
/ (internal
->master_clk
/ 4096);
884 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_FREQ_ADJ_SCALE
, STB0899_OFF0_FREQ_ADJ_SCALE
, freq_adj
);
888 * stb0899_dvbs2_set_btr_loopbw
889 * set bit timing loop bandwidth as a percentage of the symbol rate
891 static void stb0899_dvbs2_set_btr_loopbw(struct stb0899_state
*state
)
893 struct stb0899_internal
*internal
= &state
->internal
;
894 struct stb0899_config
*config
= state
->config
;
896 u32 sym_peak
= 23, zeta
= 707, loopbw_percent
= 60;
897 s32 dec_ratio
, dec_rate
, k_btr1_rshft
, k_btr1
, k_btr0_rshft
;
898 s32 k_btr0
, k_btr2_rshft
, k_direct_shift
, k_indirect_shift
;
899 u32 decim
, K
, wn
, k_direct
, k_indirect
;
902 dec_ratio
= (internal
->master_clk
* 2) / (5 * internal
->srate
);
903 dec_ratio
= (dec_ratio
== 0) ? 1 : dec_ratio
;
904 dec_rate
= Log2Int(dec_ratio
);
905 decim
= (1 << dec_rate
);
908 K
= (1 << config
->btr_nco_bits
) / (internal
->master_clk
/ 1000);
909 K
*= (internal
->srate
/ 1000000) * decim
; /*k=k 10^-8*/
913 wn
= (4 * zeta
* zeta
) + 1000000;
914 wn
= (2 * (loopbw_percent
* 1000) * 40 * zeta
) /wn
; /*wn =wn 10^-8*/
916 k_indirect
= (wn
* wn
) / K
; /*kindirect = kindirect 10^-6*/
917 k_direct
= (2 * wn
* zeta
) / K
; /*kDirect = kDirect 10^-2*/
920 k_direct_shift
= Log2Int(k_direct
) - Log2Int(10000) - 2;
921 k_btr1_rshft
= (-1 * k_direct_shift
) + config
->btr_gain_shift_offset
;
922 k_btr1
= k_direct
/ (1 << k_direct_shift
);
925 k_indirect_shift
= Log2Int(k_indirect
+ 15) - 20 /*- 2*/;
926 k_btr0_rshft
= (-1 * k_indirect_shift
) + config
->btr_gain_shift_offset
;
927 k_btr0
= k_indirect
* (1 << (-k_indirect_shift
));
931 if (k_btr0_rshft
> 15) {
932 k_btr2_rshft
= k_btr0_rshft
- 15;
935 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, BTR_LOOP_GAIN
);
936 STB0899_SETFIELD_VAL(KBTR0_RSHFT
, reg
, k_btr0_rshft
);
937 STB0899_SETFIELD_VAL(KBTR0
, reg
, k_btr0
);
938 STB0899_SETFIELD_VAL(KBTR1_RSHFT
, reg
, k_btr1_rshft
);
939 STB0899_SETFIELD_VAL(KBTR1
, reg
, k_btr1
);
940 STB0899_SETFIELD_VAL(KBTR2_RSHFT
, reg
, k_btr2_rshft
);
941 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_BTR_LOOP_GAIN
, STB0899_OFF0_BTR_LOOP_GAIN
, reg
);
943 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_BTR_LOOP_GAIN
, STB0899_OFF0_BTR_LOOP_GAIN
, 0xc4c4f);
947 * stb0899_dvbs2_set_carr_freq
948 * set nominal frequency for carrier search
950 static void stb0899_dvbs2_set_carr_freq(struct stb0899_state
*state
, s32 carr_freq
, u32 master_clk
)
952 struct stb0899_config
*config
= state
->config
;
956 crl_nom_freq
= (1 << config
->crl_nco_bits
) / master_clk
;
957 crl_nom_freq
*= carr_freq
;
958 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, CRL_NOM_FREQ
);
959 STB0899_SETFIELD_VAL(CRL_NOM_FREQ
, reg
, crl_nom_freq
);
960 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_CRL_NOM_FREQ
, STB0899_OFF0_CRL_NOM_FREQ
, reg
);
964 * stb0899_dvbs2_init_calc
965 * Initialize DVBS2 UWP, CSM, carrier and timing loops
967 static void stb0899_dvbs2_init_calc(struct stb0899_state
*state
)
969 struct stb0899_internal
*internal
= &state
->internal
;
970 s32 steps
, step_size
;
973 /* config uwp and csm */
974 stb0899_dvbs2_config_uwp(state
);
975 stb0899_dvbs2_config_csm_auto(state
);
978 stb0899_dvbs2_set_srate(state
);
979 stb0899_dvbs2_set_btr_loopbw(state
);
981 if (internal
->srate
/ 1000000 >= 15)
982 step_size
= (1 << 17) / 5;
983 else if (internal
->srate
/ 1000000 >= 10)
984 step_size
= (1 << 17) / 7;
985 else if (internal
->srate
/ 1000000 >= 5)
986 step_size
= (1 << 17) / 10;
988 step_size
= (1 << 17) / 4;
990 range
= internal
->srch_range
/ 1000000;
991 steps
= (10 * range
* (1 << 17)) / (step_size
* (internal
->srate
/ 1000000));
992 steps
= (steps
+ 6) / 10;
993 steps
= (steps
== 0) ? 1 : steps
;
995 stb0899_dvbs2_set_carr_freq(state
, internal
->center_freq
-
996 (internal
->step_size
* (internal
->srate
/ 20000000)),
997 (internal
->master_clk
) / 1000000);
999 stb0899_dvbs2_set_carr_freq(state
, internal
->center_freq
, (internal
->master_clk
) / 1000000);
1001 /*Set Carrier Search params (zigzag, num steps and freq step size*/
1002 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, ACQ_CNTRL2
);
1003 STB0899_SETFIELD_VAL(ZIGZAG
, reg
, 1);
1004 STB0899_SETFIELD_VAL(NUM_STEPS
, reg
, steps
);
1005 STB0899_SETFIELD_VAL(FREQ_STEPSIZE
, reg
, step_size
);
1006 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_ACQ_CNTRL2
, STB0899_OFF0_ACQ_CNTRL2
, reg
);
1010 * stb0899_dvbs2_btr_init
1011 * initialize the timing loop
1013 static void stb0899_dvbs2_btr_init(struct stb0899_state
*state
)
1017 /* set enable BTR loopback */
1018 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, BTR_CNTRL
);
1019 STB0899_SETFIELD_VAL(INTRP_PHS_SENSE
, reg
, 1);
1020 STB0899_SETFIELD_VAL(BTR_ERR_ENA
, reg
, 1);
1021 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_BTR_CNTRL
, STB0899_OFF0_BTR_CNTRL
, reg
);
1023 /* fix btr freq accum at 0 */
1024 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_BTR_FREQ_INIT
, STB0899_OFF0_BTR_FREQ_INIT
, 0x10000000);
1025 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_BTR_FREQ_INIT
, STB0899_OFF0_BTR_FREQ_INIT
, 0x00000000);
1027 /* fix btr freq accum at 0 */
1028 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_BTR_PHS_INIT
, STB0899_OFF0_BTR_PHS_INIT
, 0x10000000);
1029 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_BTR_PHS_INIT
, STB0899_OFF0_BTR_PHS_INIT
, 0x00000000);
1033 * stb0899_dvbs2_reacquire
1034 * trigger a DVB-S2 acquisition
1036 static void stb0899_dvbs2_reacquire(struct stb0899_state
*state
)
1040 /* demod soft reset */
1041 STB0899_SETFIELD_VAL(DVBS2_RESET
, reg
, 1);
1042 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_RESET_CNTRL
, STB0899_OFF0_RESET_CNTRL
, reg
);
1044 /*Reset Timing Loop */
1045 stb0899_dvbs2_btr_init(state
);
1047 /* reset Carrier loop */
1048 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_CRL_FREQ_INIT
, STB0899_OFF0_CRL_FREQ_INIT
, (1 << 30));
1049 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_CRL_FREQ_INIT
, STB0899_OFF0_CRL_FREQ_INIT
, 0);
1050 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_CRL_LOOP_GAIN
, STB0899_OFF0_CRL_LOOP_GAIN
, 0);
1051 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_CRL_PHS_INIT
, STB0899_OFF0_CRL_PHS_INIT
, (1 << 30));
1052 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_CRL_PHS_INIT
, STB0899_OFF0_CRL_PHS_INIT
, 0);
1054 /*release demod soft reset */
1056 STB0899_SETFIELD_VAL(DVBS2_RESET
, reg
, 0);
1057 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_RESET_CNTRL
, STB0899_OFF0_RESET_CNTRL
, reg
);
1059 /* start acquisition process */
1060 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_ACQUIRE_TRIG
, STB0899_OFF0_ACQUIRE_TRIG
, 1);
1061 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_LOCK_LOST
, STB0899_OFF0_LOCK_LOST
, 0);
1063 /* equalizer Init */
1064 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_EQUALIZER_INIT
, STB0899_OFF0_EQUALIZER_INIT
, 1);
1066 /*Start equilizer */
1067 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_EQUALIZER_INIT
, STB0899_OFF0_EQUALIZER_INIT
, 0);
1069 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, EQ_CNTRL
);
1070 STB0899_SETFIELD_VAL(EQ_SHIFT
, reg
, 0);
1071 STB0899_SETFIELD_VAL(EQ_DISABLE_UPDATE
, reg
, 0);
1072 STB0899_SETFIELD_VAL(EQ_DELAY
, reg
, 0x05);
1073 STB0899_SETFIELD_VAL(EQ_ADAPT_MODE
, reg
, 0x01);
1074 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_EQ_CNTRL
, STB0899_OFF0_EQ_CNTRL
, reg
);
1076 /* RESET Packet delineator */
1077 stb0899_write_reg(state
, STB0899_PDELCTRL
, 0x4a);
1081 * stb0899_dvbs2_get_dmd_status
1082 * get DVB-S2 Demod LOCK status
1084 static enum stb0899_status
stb0899_dvbs2_get_dmd_status(struct stb0899_state
*state
, int timeout
)
1086 int time
= -10, lock
= 0, uwp
, csm
;
1090 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, DMD_STATUS
);
1091 dprintk(state
->verbose
, FE_DEBUG
, 1, "DMD_STATUS=[0x%02x]", reg
);
1092 if (STB0899_GETFIELD(IF_AGC_LOCK
, reg
))
1093 dprintk(state
->verbose
, FE_DEBUG
, 1, "------------->IF AGC LOCKED !");
1094 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, DMD_STAT2
);
1095 dprintk(state
->verbose
, FE_DEBUG
, 1, "----------->DMD STAT2=[0x%02x]", reg
);
1096 uwp
= STB0899_GETFIELD(UWP_LOCK
, reg
);
1097 csm
= STB0899_GETFIELD(CSM_LOCK
, reg
);
1104 } while ((!lock
) && (time
<= timeout
));
1107 dprintk(state
->verbose
, FE_DEBUG
, 1, "----------------> DVB-S2 LOCK !");
1108 return DVBS2_DEMOD_LOCK
;
1110 return DVBS2_DEMOD_NOLOCK
;
1115 * stb0899_dvbs2_get_data_lock
1118 static int stb0899_dvbs2_get_data_lock(struct stb0899_state
*state
, int timeout
)
1120 int time
= 0, lock
= 0;
1123 while ((!lock
) && (time
< timeout
)) {
1124 reg
= stb0899_read_reg(state
, STB0899_CFGPDELSTATUS1
);
1125 dprintk(state
->verbose
, FE_DEBUG
, 1, "---------> CFGPDELSTATUS=[0x%02x]", reg
);
1126 lock
= STB0899_GETFIELD(CFGPDELSTATUS_LOCK
, reg
);
1134 * stb0899_dvbs2_get_fec_status
1135 * get DVB-S2 FEC LOCK status
1137 static enum stb0899_status
stb0899_dvbs2_get_fec_status(struct stb0899_state
*state
, int timeout
)
1139 int time
= 0, Locked
;
1142 Locked
= stb0899_dvbs2_get_data_lock(state
, 1);
1146 } while ((!Locked
) && (time
< timeout
));
1149 dprintk(state
->verbose
, FE_DEBUG
, 1, "---------->DVB-S2 FEC LOCK !");
1150 return DVBS2_FEC_LOCK
;
1152 return DVBS2_FEC_NOLOCK
;
1158 * stb0899_dvbs2_init_csm
1159 * set parameters for manual mode
1161 static void stb0899_dvbs2_init_csm(struct stb0899_state
*state
, int pilots
, enum stb0899_modcod modcod
)
1163 struct stb0899_internal
*internal
= &state
->internal
;
1165 s32 dvt_tbl
= 1, two_pass
= 0, agc_gain
= 6, agc_shift
= 0, loop_shift
= 0, phs_diff_thr
= 0x80;
1166 s32 gamma_acq
, gamma_rho_acq
, gamma_trk
, gamma_rho_trk
, lock_count_thr
;
1167 u32 csm1
, csm2
, csm3
, csm4
;
1169 if (((internal
->master_clk
/ internal
->srate
) <= 4) && (modcod
<= 11) && (pilots
== 1)) {
1171 case STB0899_QPSK_12
:
1173 gamma_rho_acq
= 2700;
1175 gamma_rho_trk
= 180;
1178 case STB0899_QPSK_35
:
1180 gamma_rho_acq
= 7182;
1182 gamma_rho_trk
= 308;
1185 case STB0899_QPSK_23
:
1187 gamma_rho_acq
= 9408;
1189 gamma_rho_trk
= 476;
1192 case STB0899_QPSK_34
:
1194 gamma_rho_acq
= 16642;
1196 gamma_rho_trk
= 646;
1199 case STB0899_QPSK_45
:
1201 gamma_rho_acq
= 17119;
1203 gamma_rho_trk
= 880;
1206 case STB0899_QPSK_56
:
1208 gamma_rho_acq
= 19250;
1210 gamma_rho_trk
= 989;
1213 case STB0899_QPSK_89
:
1215 gamma_rho_acq
= 24240;
1217 gamma_rho_trk
= 1176;
1220 case STB0899_QPSK_910
:
1222 gamma_rho_acq
= 29634;
1224 gamma_rho_trk
= 1176;
1229 gamma_rho_acq
= 29634;
1231 gamma_rho_trk
= 1176;
1236 csm1
= STB0899_READ_S2REG(STB0899_S2DEMOD
, CSM_CNTRL1
);
1237 STB0899_SETFIELD_VAL(CSM_AUTO_PARAM
, csm1
, 0);
1238 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_CSM_CNTRL1
, STB0899_OFF0_CSM_CNTRL1
, csm1
);
1240 csm1
= STB0899_READ_S2REG(STB0899_S2DEMOD
, CSM_CNTRL1
);
1241 csm2
= STB0899_READ_S2REG(STB0899_S2DEMOD
, CSM_CNTRL2
);
1242 csm3
= STB0899_READ_S2REG(STB0899_S2DEMOD
, CSM_CNTRL3
);
1243 csm4
= STB0899_READ_S2REG(STB0899_S2DEMOD
, CSM_CNTRL4
);
1245 STB0899_SETFIELD_VAL(CSM_DVT_TABLE
, csm1
, dvt_tbl
);
1246 STB0899_SETFIELD_VAL(CSM_TWO_PASS
, csm1
, two_pass
);
1247 STB0899_SETFIELD_VAL(CSM_AGC_GAIN
, csm1
, agc_gain
);
1248 STB0899_SETFIELD_VAL(CSM_AGC_SHIFT
, csm1
, agc_shift
);
1249 STB0899_SETFIELD_VAL(FE_LOOP_SHIFT
, csm1
, loop_shift
);
1250 STB0899_SETFIELD_VAL(CSM_GAMMA_ACQ
, csm2
, gamma_acq
);
1251 STB0899_SETFIELD_VAL(CSM_GAMMA_RHOACQ
, csm2
, gamma_rho_acq
);
1252 STB0899_SETFIELD_VAL(CSM_GAMMA_TRACK
, csm3
, gamma_trk
);
1253 STB0899_SETFIELD_VAL(CSM_GAMMA_RHOTRACK
, csm3
, gamma_rho_trk
);
1254 STB0899_SETFIELD_VAL(CSM_LOCKCOUNT_THRESH
, csm4
, lock_count_thr
);
1255 STB0899_SETFIELD_VAL(CSM_PHASEDIFF_THRESH
, csm4
, phs_diff_thr
);
1257 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_CSM_CNTRL1
, STB0899_OFF0_CSM_CNTRL1
, csm1
);
1258 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_CSM_CNTRL2
, STB0899_OFF0_CSM_CNTRL2
, csm2
);
1259 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_CSM_CNTRL3
, STB0899_OFF0_CSM_CNTRL3
, csm3
);
1260 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_CSM_CNTRL4
, STB0899_OFF0_CSM_CNTRL4
, csm4
);
1265 * stb0899_dvbs2_get_srate
1266 * get DVB-S2 Symbol Rate
1268 static u32
stb0899_dvbs2_get_srate(struct stb0899_state
*state
)
1270 struct stb0899_internal
*internal
= &state
->internal
;
1271 struct stb0899_config
*config
= state
->config
;
1273 u32 bTrNomFreq
, srate
, decimRate
, intval1
, intval2
, reg
;
1274 int div1
, div2
, rem1
, rem2
;
1276 div1
= config
->btr_nco_bits
/ 2;
1277 div2
= config
->btr_nco_bits
- div1
- 1;
1279 bTrNomFreq
= STB0899_READ_S2REG(STB0899_S2DEMOD
, BTR_NOM_FREQ
);
1281 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, DECIM_CNTRL
);
1282 decimRate
= STB0899_GETFIELD(DECIM_RATE
, reg
);
1283 decimRate
= (1 << decimRate
);
1285 intval1
= internal
->master_clk
/ (1 << div1
);
1286 intval2
= bTrNomFreq
/ (1 << div2
);
1288 rem1
= internal
->master_clk
% (1 << div1
);
1289 rem2
= bTrNomFreq
% (1 << div2
);
1290 /* only for integer calculation */
1291 srate
= (intval1
* intval2
) + ((intval1
* rem2
) / (1 << div2
)) + ((intval2
* rem1
) / (1 << div1
));
1292 srate
/= decimRate
; /*symbrate = (btrnomfreq_register_val*MasterClock)/2^(27+decim_rate_field) */
1298 * stb0899_dvbs2_algo
1299 * Search for signal, timing, carrier and data for a given
1300 * frequency in a given range
1302 enum stb0899_status
stb0899_dvbs2_algo(struct stb0899_state
*state
)
1304 struct stb0899_internal
*internal
= &state
->internal
;
1305 enum stb0899_modcod modcod
;
1307 s32 offsetfreq
, searchTime
, FecLockTime
, pilots
, iqSpectrum
;
1311 if (internal
->srate
<= 2000000) {
1312 searchTime
= 5000; /* 5000 ms max time to lock UWP and CSM, SYMB <= 2Mbs */
1313 FecLockTime
= 350; /* 350 ms max time to lock FEC, SYMB <= 2Mbs */
1314 } else if (internal
->srate
<= 5000000) {
1315 searchTime
= 2500; /* 2500 ms max time to lock UWP and CSM, 2Mbs < SYMB <= 5Mbs */
1316 FecLockTime
= 170; /* 170 ms max time to lock FEC, 2Mbs< SYMB <= 5Mbs */
1317 } else if (internal
->srate
<= 10000000) {
1318 searchTime
= 1500; /* 1500 ms max time to lock UWP and CSM, 5Mbs <SYMB <= 10Mbs */
1319 FecLockTime
= 80; /* 80 ms max time to lock FEC, 5Mbs< SYMB <= 10Mbs */
1320 } else if (internal
->srate
<= 15000000) {
1321 searchTime
= 500; /* 500 ms max time to lock UWP and CSM, 10Mbs <SYMB <= 15Mbs */
1322 FecLockTime
= 50; /* 50 ms max time to lock FEC, 10Mbs< SYMB <= 15Mbs */
1323 } else if (internal
->srate
<= 20000000) {
1324 searchTime
= 300; /* 300 ms max time to lock UWP and CSM, 15Mbs < SYMB <= 20Mbs */
1325 FecLockTime
= 30; /* 50 ms max time to lock FEC, 15Mbs< SYMB <= 20Mbs */
1326 } else if (internal
->srate
<= 25000000) {
1327 searchTime
= 250; /* 250 ms max time to lock UWP and CSM, 20 Mbs < SYMB <= 25Mbs */
1328 FecLockTime
= 25; /* 25 ms max time to lock FEC, 20Mbs< SYMB <= 25Mbs */
1330 searchTime
= 150; /* 150 ms max time to lock UWP and CSM, SYMB > 25Mbs */
1331 FecLockTime
= 20; /* 20 ms max time to lock FEC, 20Mbs< SYMB <= 25Mbs */
1334 /* Maintain Stream Merger in reset during acquisition */
1335 reg
= stb0899_read_reg(state
, STB0899_TSTRES
);
1336 STB0899_SETFIELD_VAL(FRESRS
, reg
, 1);
1337 stb0899_write_reg(state
, STB0899_TSTRES
, reg
);
1339 /* enable tuner I/O */
1340 stb0899_i2c_gate_ctrl(&state
->frontend
, 1);
1342 /* Move tuner to frequency */
1343 if (state
->config
->tuner_set_frequency
)
1344 state
->config
->tuner_set_frequency(&state
->frontend
, internal
->freq
);
1345 if (state
->config
->tuner_get_frequency
)
1346 state
->config
->tuner_get_frequency(&state
->frontend
, &internal
->freq
);
1348 /* disable tuner I/O */
1349 stb0899_i2c_gate_ctrl(&state
->frontend
, 0);
1351 /* Set IF AGC to acquisition */
1352 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, IF_AGC_CNTRL
);
1353 STB0899_SETFIELD_VAL(IF_LOOP_GAIN
, reg
, 4);
1354 STB0899_SETFIELD_VAL(IF_AGC_REF
, reg
, 32);
1355 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_IF_AGC_CNTRL
, STB0899_OFF0_IF_AGC_CNTRL
, reg
);
1357 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, IF_AGC_CNTRL2
);
1358 STB0899_SETFIELD_VAL(IF_AGC_DUMP_PER
, reg
, 0);
1359 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_IF_AGC_CNTRL2
, STB0899_OFF0_IF_AGC_CNTRL2
, reg
);
1361 /* Initialisation */
1362 stb0899_dvbs2_init_calc(state
);
1364 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, DMD_CNTRL2
);
1365 switch (internal
->inversion
) {
1367 STB0899_SETFIELD_VAL(SPECTRUM_INVERT
, reg
, 0);
1370 STB0899_SETFIELD_VAL(SPECTRUM_INVERT
, reg
, 1);
1373 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_DMD_CNTRL2
, STB0899_OFF0_DMD_CNTRL2
, reg
);
1374 stb0899_dvbs2_reacquire(state
);
1376 /* Wait for demod lock (UWP and CSM) */
1377 internal
->status
= stb0899_dvbs2_get_dmd_status(state
, searchTime
);
1379 if (internal
->status
== DVBS2_DEMOD_LOCK
) {
1380 dprintk(state
->verbose
, FE_DEBUG
, 1, "------------> DVB-S2 DEMOD LOCK !");
1382 /* Demod Locked, check FEC status */
1383 internal
->status
= stb0899_dvbs2_get_fec_status(state
, FecLockTime
);
1385 /*If false lock (UWP and CSM Locked but no FEC) try 3 time max*/
1386 while ((internal
->status
!= DVBS2_FEC_LOCK
) && (i
< 3)) {
1387 /* Read the frequency offset*/
1388 offsetfreq
= STB0899_READ_S2REG(STB0899_S2DEMOD
, CRL_FREQ
);
1390 /* Set the Nominal frequency to the found frequency offset for the next reacquire*/
1391 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, CRL_NOM_FREQ
);
1392 STB0899_SETFIELD_VAL(CRL_NOM_FREQ
, reg
, offsetfreq
);
1393 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_CRL_NOM_FREQ
, STB0899_OFF0_CRL_NOM_FREQ
, reg
);
1394 stb0899_dvbs2_reacquire(state
);
1395 internal
->status
= stb0899_dvbs2_get_fec_status(state
, searchTime
);
1400 if (internal
->status
!= DVBS2_FEC_LOCK
) {
1401 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, DMD_CNTRL2
);
1402 iqSpectrum
= STB0899_GETFIELD(SPECTRUM_INVERT
, reg
);
1403 /* IQ Spectrum Inversion */
1404 STB0899_SETFIELD_VAL(SPECTRUM_INVERT
, reg
, !iqSpectrum
);
1405 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_DMD_CNTRL2
, STB0899_OFF0_DMD_CNTRL2
, reg
);
1406 /* start acquistion process */
1407 stb0899_dvbs2_reacquire(state
);
1409 /* Wait for demod lock (UWP and CSM) */
1410 internal
->status
= stb0899_dvbs2_get_dmd_status(state
, searchTime
);
1411 if (internal
->status
== DVBS2_DEMOD_LOCK
) {
1413 /* Demod Locked, check FEC */
1414 internal
->status
= stb0899_dvbs2_get_fec_status(state
, FecLockTime
);
1415 /*try thrice for false locks, (UWP and CSM Locked but no FEC) */
1416 while ((internal
->status
!= DVBS2_FEC_LOCK
) && (i
< 3)) {
1417 /* Read the frequency offset*/
1418 offsetfreq
= STB0899_READ_S2REG(STB0899_S2DEMOD
, CRL_FREQ
);
1420 /* Set the Nominal frequency to the found frequency offset for the next reacquire*/
1421 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, CRL_NOM_FREQ
);
1422 STB0899_SETFIELD_VAL(CRL_NOM_FREQ
, reg
, offsetfreq
);
1423 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_CRL_NOM_FREQ
, STB0899_OFF0_CRL_NOM_FREQ
, reg
);
1425 stb0899_dvbs2_reacquire(state
);
1426 internal
->status
= stb0899_dvbs2_get_fec_status(state
, searchTime
);
1431 if (pParams->DVBS2State == FE_DVBS2_FEC_LOCKED)
1432 pParams->IQLocked = !iqSpectrum;
1435 if (internal
->status
== DVBS2_FEC_LOCK
) {
1436 dprintk(state
->verbose
, FE_DEBUG
, 1, "----------------> DVB-S2 FEC Lock !");
1437 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, UWP_STAT2
);
1438 modcod
= STB0899_GETFIELD(UWP_DECODE_MOD
, reg
) >> 2;
1439 pilots
= STB0899_GETFIELD(UWP_DECODE_MOD
, reg
) & 0x01;
1441 if ((((10 * internal
->master_clk
) / (internal
->srate
/ 10)) <= 410) &&
1442 (INRANGE(STB0899_QPSK_23
, modcod
, STB0899_QPSK_910
)) &&
1445 stb0899_dvbs2_init_csm(state
, pilots
, modcod
);
1446 /* Wait for UWP,CSM and data LOCK 20ms max */
1447 internal
->status
= stb0899_dvbs2_get_fec_status(state
, FecLockTime
);
1450 while ((internal
->status
!= DVBS2_FEC_LOCK
) && (i
< 3)) {
1451 csm1
= STB0899_READ_S2REG(STB0899_S2DEMOD
, CSM_CNTRL1
);
1452 STB0899_SETFIELD_VAL(CSM_TWO_PASS
, csm1
, 1);
1453 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_CSM_CNTRL1
, STB0899_OFF0_CSM_CNTRL1
, csm1
);
1454 csm1
= STB0899_READ_S2REG(STB0899_S2DEMOD
, CSM_CNTRL1
);
1455 STB0899_SETFIELD_VAL(CSM_TWO_PASS
, csm1
, 0);
1456 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_CSM_CNTRL1
, STB0899_OFF0_CSM_CNTRL1
, csm1
);
1458 internal
->status
= stb0899_dvbs2_get_fec_status(state
, FecLockTime
);
1463 if ((((10 * internal
->master_clk
) / (internal
->srate
/ 10)) <= 410) &&
1464 (INRANGE(STB0899_QPSK_12
, modcod
, STB0899_QPSK_35
)) &&
1467 /* Equalizer Disable update */
1468 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, EQ_CNTRL
);
1469 STB0899_SETFIELD_VAL(EQ_DISABLE_UPDATE
, reg
, 1);
1470 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_EQ_CNTRL
, STB0899_OFF0_EQ_CNTRL
, reg
);
1473 /* slow down the Equalizer once locked */
1474 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, EQ_CNTRL
);
1475 STB0899_SETFIELD_VAL(EQ_SHIFT
, reg
, 0x02);
1476 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_EQ_CNTRL
, STB0899_OFF0_EQ_CNTRL
, reg
);
1478 /* Store signal parameters */
1479 offsetfreq
= STB0899_READ_S2REG(STB0899_S2DEMOD
, CRL_FREQ
);
1481 offsetfreq
= sign_extend32(offsetfreq
, 29);
1483 offsetfreq
= offsetfreq
/ ((1 << 30) / 1000);
1484 offsetfreq
*= (internal
->master_clk
/ 1000000);
1486 /* store current inversion for next run */
1487 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, DMD_CNTRL2
);
1488 if (STB0899_GETFIELD(SPECTRUM_INVERT
, reg
))
1489 internal
->inversion
= IQ_SWAP_ON
;
1491 internal
->inversion
= IQ_SWAP_OFF
;
1493 internal
->freq
= internal
->freq
+ offsetfreq
;
1494 internal
->srate
= stb0899_dvbs2_get_srate(state
);
1496 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, UWP_STAT2
);
1497 internal
->modcod
= STB0899_GETFIELD(UWP_DECODE_MOD
, reg
) >> 2;
1498 internal
->pilots
= STB0899_GETFIELD(UWP_DECODE_MOD
, reg
) & 0x01;
1499 internal
->frame_length
= (STB0899_GETFIELD(UWP_DECODE_MOD
, reg
) >> 1) & 0x01;
1501 /* Set IF AGC to tracking */
1502 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, IF_AGC_CNTRL
);
1503 STB0899_SETFIELD_VAL(IF_LOOP_GAIN
, reg
, 3);
1505 /* if QPSK 1/2,QPSK 3/5 or QPSK 2/3 set IF AGC reference to 16 otherwise 32*/
1506 if (INRANGE(STB0899_QPSK_12
, internal
->modcod
, STB0899_QPSK_23
))
1507 STB0899_SETFIELD_VAL(IF_AGC_REF
, reg
, 16);
1509 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_IF_AGC_CNTRL
, STB0899_OFF0_IF_AGC_CNTRL
, reg
);
1511 reg
= STB0899_READ_S2REG(STB0899_S2DEMOD
, IF_AGC_CNTRL2
);
1512 STB0899_SETFIELD_VAL(IF_AGC_DUMP_PER
, reg
, 7);
1513 stb0899_write_s2reg(state
, STB0899_S2DEMOD
, STB0899_BASE_IF_AGC_CNTRL2
, STB0899_OFF0_IF_AGC_CNTRL2
, reg
);
1516 /* Release Stream Merger Reset */
1517 reg
= stb0899_read_reg(state
, STB0899_TSTRES
);
1518 STB0899_SETFIELD_VAL(FRESRS
, reg
, 0);
1519 stb0899_write_reg(state
, STB0899_TSTRES
, reg
);
1521 return internal
->status
;