Merge tag 'io_uring-5.11-2021-01-16' of git://git.kernel.dk/linux-block
[linux/fpc-iii.git] / drivers / pwm / pwm-spear.c
blobf63b54aae1b48e2634e07692a7884c64771a709e
1 /*
2 * ST Microelectronics SPEAr Pulse Width Modulator driver
4 * Copyright (C) 2012 ST Microelectronics
5 * Shiraz Hashim <shiraz.linux.kernel@gmail.com>
7 * This file is licensed under the terms of the GNU General Public
8 * License version 2. This program is licensed "as is" without any
9 * warranty of any kind, whether express or implied.
12 #include <linux/clk.h>
13 #include <linux/err.h>
14 #include <linux/io.h>
15 #include <linux/ioport.h>
16 #include <linux/kernel.h>
17 #include <linux/math64.h>
18 #include <linux/module.h>
19 #include <linux/of.h>
20 #include <linux/platform_device.h>
21 #include <linux/pwm.h>
22 #include <linux/slab.h>
23 #include <linux/types.h>
25 #define NUM_PWM 4
27 /* PWM registers and bits definitions */
28 #define PWMCR 0x00 /* Control Register */
29 #define PWMCR_PWM_ENABLE 0x1
30 #define PWMCR_PRESCALE_SHIFT 2
31 #define PWMCR_MIN_PRESCALE 0x00
32 #define PWMCR_MAX_PRESCALE 0x3FFF
34 #define PWMDCR 0x04 /* Duty Cycle Register */
35 #define PWMDCR_MIN_DUTY 0x0001
36 #define PWMDCR_MAX_DUTY 0xFFFF
38 #define PWMPCR 0x08 /* Period Register */
39 #define PWMPCR_MIN_PERIOD 0x0001
40 #define PWMPCR_MAX_PERIOD 0xFFFF
42 /* Following only available on 13xx SoCs */
43 #define PWMMCR 0x3C /* Master Control Register */
44 #define PWMMCR_PWM_ENABLE 0x1
46 /**
47 * struct spear_pwm_chip - struct representing pwm chip
49 * @mmio_base: base address of pwm chip
50 * @clk: pointer to clk structure of pwm chip
51 * @chip: linux pwm chip representation
53 struct spear_pwm_chip {
54 void __iomem *mmio_base;
55 struct clk *clk;
56 struct pwm_chip chip;
59 static inline struct spear_pwm_chip *to_spear_pwm_chip(struct pwm_chip *chip)
61 return container_of(chip, struct spear_pwm_chip, chip);
64 static inline u32 spear_pwm_readl(struct spear_pwm_chip *chip, unsigned int num,
65 unsigned long offset)
67 return readl_relaxed(chip->mmio_base + (num << 4) + offset);
70 static inline void spear_pwm_writel(struct spear_pwm_chip *chip,
71 unsigned int num, unsigned long offset,
72 unsigned long val)
74 writel_relaxed(val, chip->mmio_base + (num << 4) + offset);
77 static int spear_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
78 int duty_ns, int period_ns)
80 struct spear_pwm_chip *pc = to_spear_pwm_chip(chip);
81 u64 val, div, clk_rate;
82 unsigned long prescale = PWMCR_MIN_PRESCALE, pv, dc;
83 int ret;
86 * Find pv, dc and prescale to suit duty_ns and period_ns. This is done
87 * according to formulas described below:
89 * period_ns = 10^9 * (PRESCALE + 1) * PV / PWM_CLK_RATE
90 * duty_ns = 10^9 * (PRESCALE + 1) * DC / PWM_CLK_RATE
92 * PV = (PWM_CLK_RATE * period_ns) / (10^9 * (PRESCALE + 1))
93 * DC = (PWM_CLK_RATE * duty_ns) / (10^9 * (PRESCALE + 1))
95 clk_rate = clk_get_rate(pc->clk);
96 while (1) {
97 div = 1000000000;
98 div *= 1 + prescale;
99 val = clk_rate * period_ns;
100 pv = div64_u64(val, div);
101 val = clk_rate * duty_ns;
102 dc = div64_u64(val, div);
104 /* if duty_ns and period_ns are not achievable then return */
105 if (pv < PWMPCR_MIN_PERIOD || dc < PWMDCR_MIN_DUTY)
106 return -EINVAL;
109 * if pv and dc have crossed their upper limit, then increase
110 * prescale and recalculate pv and dc.
112 if (pv > PWMPCR_MAX_PERIOD || dc > PWMDCR_MAX_DUTY) {
113 if (++prescale > PWMCR_MAX_PRESCALE)
114 return -EINVAL;
115 continue;
117 break;
121 * NOTE: the clock to PWM has to be enabled first before writing to the
122 * registers.
124 ret = clk_enable(pc->clk);
125 if (ret)
126 return ret;
128 spear_pwm_writel(pc, pwm->hwpwm, PWMCR,
129 prescale << PWMCR_PRESCALE_SHIFT);
130 spear_pwm_writel(pc, pwm->hwpwm, PWMDCR, dc);
131 spear_pwm_writel(pc, pwm->hwpwm, PWMPCR, pv);
132 clk_disable(pc->clk);
134 return 0;
137 static int spear_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
139 struct spear_pwm_chip *pc = to_spear_pwm_chip(chip);
140 int rc = 0;
141 u32 val;
143 rc = clk_enable(pc->clk);
144 if (rc)
145 return rc;
147 val = spear_pwm_readl(pc, pwm->hwpwm, PWMCR);
148 val |= PWMCR_PWM_ENABLE;
149 spear_pwm_writel(pc, pwm->hwpwm, PWMCR, val);
151 return 0;
154 static void spear_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
156 struct spear_pwm_chip *pc = to_spear_pwm_chip(chip);
157 u32 val;
159 val = spear_pwm_readl(pc, pwm->hwpwm, PWMCR);
160 val &= ~PWMCR_PWM_ENABLE;
161 spear_pwm_writel(pc, pwm->hwpwm, PWMCR, val);
163 clk_disable(pc->clk);
166 static const struct pwm_ops spear_pwm_ops = {
167 .config = spear_pwm_config,
168 .enable = spear_pwm_enable,
169 .disable = spear_pwm_disable,
170 .owner = THIS_MODULE,
173 static int spear_pwm_probe(struct platform_device *pdev)
175 struct device_node *np = pdev->dev.of_node;
176 struct spear_pwm_chip *pc;
177 int ret;
178 u32 val;
180 pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
181 if (!pc)
182 return -ENOMEM;
184 pc->mmio_base = devm_platform_ioremap_resource(pdev, 0);
185 if (IS_ERR(pc->mmio_base))
186 return PTR_ERR(pc->mmio_base);
188 pc->clk = devm_clk_get(&pdev->dev, NULL);
189 if (IS_ERR(pc->clk))
190 return PTR_ERR(pc->clk);
192 platform_set_drvdata(pdev, pc);
194 pc->chip.dev = &pdev->dev;
195 pc->chip.ops = &spear_pwm_ops;
196 pc->chip.base = -1;
197 pc->chip.npwm = NUM_PWM;
199 ret = clk_prepare(pc->clk);
200 if (ret)
201 return ret;
203 if (of_device_is_compatible(np, "st,spear1340-pwm")) {
204 ret = clk_enable(pc->clk);
205 if (ret) {
206 clk_unprepare(pc->clk);
207 return ret;
210 * Following enables PWM chip, channels would still be
211 * enabled individually through their control register
213 val = readl_relaxed(pc->mmio_base + PWMMCR);
214 val |= PWMMCR_PWM_ENABLE;
215 writel_relaxed(val, pc->mmio_base + PWMMCR);
217 clk_disable(pc->clk);
220 ret = pwmchip_add(&pc->chip);
221 if (ret < 0) {
222 clk_unprepare(pc->clk);
223 dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
226 return ret;
229 static int spear_pwm_remove(struct platform_device *pdev)
231 struct spear_pwm_chip *pc = platform_get_drvdata(pdev);
232 int i;
234 for (i = 0; i < NUM_PWM; i++)
235 pwm_disable(&pc->chip.pwms[i]);
237 /* clk was prepared in probe, hence unprepare it here */
238 clk_unprepare(pc->clk);
239 return pwmchip_remove(&pc->chip);
242 static const struct of_device_id spear_pwm_of_match[] = {
243 { .compatible = "st,spear320-pwm" },
244 { .compatible = "st,spear1340-pwm" },
248 MODULE_DEVICE_TABLE(of, spear_pwm_of_match);
250 static struct platform_driver spear_pwm_driver = {
251 .driver = {
252 .name = "spear-pwm",
253 .of_match_table = spear_pwm_of_match,
255 .probe = spear_pwm_probe,
256 .remove = spear_pwm_remove,
259 module_platform_driver(spear_pwm_driver);
261 MODULE_LICENSE("GPL");
262 MODULE_AUTHOR("Shiraz Hashim <shiraz.linux.kernel@gmail.com>");
263 MODULE_AUTHOR("Viresh Kumar <viresh.kumar@linaro.com>");
264 MODULE_ALIAS("platform:spear-pwm");